Field Programmable Gate Array Realization of Microprogrammed Controller based Parallel Digital FIR Filter Architecture

被引:0
|
作者
BenSaleh, Mohammed S. [1 ]
Qasim, Syed Manzoor [1 ]
Bahaidarah, M. [1 ]
AlObaisi, H. [1 ]
AlSharif, T. [2 ]
AlZahrani, M. [2 ]
AlOnazi, H. [3 ]
机构
[1] King Abdulaziz City Sci & Technol, Natl Ctr Elect Commun & Photon, Riyadh, Saudi Arabia
[2] King Abdulaziz Univ, Coll Engn, Elect & Comp Engn Dept, Jeddah, Saudi Arabia
[3] King Saud Univ, Dept Elect Engn, Coll Engn, Riyadh, Saudi Arabia
来源
WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2012, VOL II | 2012年
关键词
Digital Design; FPGA; Finite Impulse Response (FIR) Filter; Microprogrammed Controller; VHDL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents Field Programmable Gate Array (FPGA) realization of parallel architecture of microprogrammed controller based digital finite impulse response (FIR) filter. Digital FIR filter consists of a datapath and control unit. The datapath unit for the parallel FIR filter is a combination of bunch of registers, multipliers, adders and other digital building blocks. In this paper, we used the microprogrammed controller to control the operation of the datapath unit. The main advantage of the microprogrammed controller is its flexibility in modifying the microprogram stored in ROM based control memory. To demonstrate the proposed technique, we present a case study of third-order FIR filter. The parallel architecture is coded using VHDL based top-down hierarchical design methodology and realized in Spartan-3E FPGA using Xilinx ISE Webpack 12.2. Based on the FPGA implementation results, the maximum operating frequency of the third-order FIR filter is found to be 74.189 MHz and utilizing minimal FPGA resources. This leaves plenty of FPGA resources available for extending the design to realize higher order and high speed FIR filters which are commonly used in video and image processing applications.
引用
收藏
页码:828 / 831
页数:4
相关论文
共 50 条
  • [21] Design of Fuzzy Logic Controller for AC Motor Based on Field Programmable Gate Array
    Obaid, Zeyad Assi
    Sulaiman, Nasri
    Hamidon, M. N.
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 487 - 490
  • [22] An efficient field programmable gate array based hardware architecture for efficient motion estimation with parallel implemented genetic algorithm
    Teja, Nandireddygari Ramya
    Arunmetha, S.
    Bachu, Srinivas
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2021, 33 (24):
  • [23] A Novel Microprogrammed Reconfigurable Parallel VHBCSE Based FIR Filter for Wireless Sensor Nodes
    N. Arumugam
    B. Paramasivan
    Wireless Personal Communications, 2020, 115 : 2197 - 2210
  • [24] A Novel Microprogrammed Reconfigurable Parallel VHBCSE Based FIR Filter for Wireless Sensor Nodes
    Arumugam, N.
    Paramasivan, B.
    WIRELESS PERSONAL COMMUNICATIONS, 2020, 115 (03) : 2197 - 2210
  • [25] Modified artificial bee colony optimisation based FIR filter design with experimental validation using field-programmable gate array
    Dwivedi, Atul Kumar
    Ghosh, Subhojit
    Londhe, Narendra D.
    IET SIGNAL PROCESSING, 2016, 10 (08) : 955 - 964
  • [26] A new design of a digital filter for an efficient field programmable gate array using quantum dot technology
    Taghavirashidizadeh, Ali
    Ahmadpour, Seyed-Sajad
    Ahmed, Suhaib
    Navimipour, Nima Jafari
    Kassa, Sankit Ramkrishna
    Yalcin, Senay
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2024, 300
  • [27] Field-Programmable Gate Array-based fluxgate magnetometer with digital integration
    Butta, Mattia
    Janosek, Michal
    Ripka, Pavel
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (09) : 1998
  • [28] A hybridization design of an air motor and an electric motor based on field programmable gate array controller
    Huang, Shih-Yao
    Hwang, Yean-Ren
    PROCEEDINGS OF THE INSTITUTION OF MECHANICAL ENGINEERS PART C-JOURNAL OF MECHANICAL ENGINEERING SCIENCE, 2012, 226 (C7) : 1778 - 1786
  • [29] Field programmable gate array based reconfigurable preprocessor
    Box, Brian
    1994, : 40 - 48
  • [30] Parallel Field Programmable Gate Array Particle Filtering Architecture for Real-time Neural Signal Processing
    Mountney, John
    Silage, Dennis
    Obeid, Iyad
    2010 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2010, : 2674 - 2677