A Power-Supply Noise aware Dynamic Timing Analysis methodology, based on a Statistical Prediction Engine

被引:0
|
作者
Tsiampas, Michael [1 ,2 ]
Evmorfopoulos, Nestor [2 ]
Daloukas, Konstantis [1 ]
Moondanos, John [2 ]
Stamoulis, Georgios [2 ]
机构
[1] Helic Inc, 2350 Mission Coll Blvd, Santa Clara, CA 95054 USA
[2] Univ Thessaly, Dept Elect & Comp Engn, Volos, Greece
关键词
Static Timing Analysis; Dynamic Timing Analysis; Power Supply Noise; Voltage-Drop; Dynamic Simulation; submicron design;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As technologies continue to shrink, industry seeks even faster ultra-low power ICs, requiring more accurate estimation of the worst case delay. Although traditional Static Timing Analysis (STA) methods incorporate data regarding interconnects and noise over power supply networks, they are still considered to be overly pessimistic. The only way to accurately capture dynamic effects in the estimation of the worst case delay is through Dynamic Timing Analysis (DTA). In this paper we propose a novel methodology to precisely estimate a tight upper bound of the worst case delay, using Extreme Value Theory on the results of voltage drop-aware simulation.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Power-supply and substrate noise-induced timing jitter in nonoverlapping clock generation circuits
    Strak, Adam
    Gothenberg, Andreas
    Tenhunen, Hannu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (04) : 1041 - 1054
  • [22] Reducing Power-Supply and Ground Noise Induced Timing Jitter in Short Pulse Generation Circuits
    Sun, Jiwei
    Wang, Pingshan
    Zhang, Hanqiao
    2015 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND SIGNAL INTEGRITY, 2015, : 17 - 21
  • [23] A detailed analysis of power-supply noise attenuation in bandgap voltage references
    Giustolisi, G
    Palumbo, G
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2003, 50 (02): : 185 - 197
  • [24] Modeling and Measurement of Noise Aware Clocking in Power Supply Noise Analysis
    Zhou, Yaping
    Sudhakaran, Sunil
    Naik, Aniket
    Chang, Xin
    Lin, Daniel
    Raja, Tezaswi
    Idgunji, Sachin
    2014 IEEE 23RD CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2014, : 7 - 10
  • [25] Crosstalk-Aware Signal Probability-Based Dynamic Statistical Timing Analysis
    Chen, Yao
    Kahng, Andrew B.
    Liu, Bao
    Wang, Wenjun
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 419 - 419
  • [26] Path selection and pattern generation for dynamic timing analysis considering power supply noise effects
    Liou, JJ
    Krstic, A
    Jiang, YM
    Cheng, KT
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 493 - 496
  • [27] Statistical Timing Analysis Considering Clock Jitter and Skew due to Power Supply Noise and Process Variation
    Enami, Takashi
    Ninomiya, Shinyu
    Shinkai, Ken-ichi
    Abe, Shinya
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2399 - 2408
  • [28] INDUCTION-MOTOR DYNAMIC ANALYSIS DURING POWER-SUPPLY IMBALANCES
    ORTMEYER, TH
    MAHMOUD, AA
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 1981, 3 (04) : 220 - 224
  • [29] Analysis of jitter due to power-supply noise in phase-locked loops
    Heydari, P
    Pedram, M
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 443 - 446
  • [30] An integrated timing and dynamic supply noise verification methodology for nanometer CMOS SoC designs
    Shimazaki, Kenji
    Nagata, Makoto
    Sato, Kazuhiro
    2006 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2006, : 44 - +