Timing Analysis of Tasks on Runtime Reconfigurable Processors

被引:9
|
作者
Damschen, Marvin [1 ]
Bauer, Lars [1 ]
Henkel, Joerg [1 ]
机构
[1] Karlsruhe Inst Technol, Chair Embedded Syst, D-76131 Karlsruhe, Germany
关键词
Custom instructions (CIs); real time; reconfigurable processors; timing analysis; timing anomaly; worst case execution time (WCET); INSTRUCTIONS;
D O I
10.1109/TVLSI.2016.2572304
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Real-time embedded systems need to be analyzable for timing guarantees. Despite significant scientific advances, however, timing analysis lags years behind current microarchitectures with out-of-order scheduling pipelines, several hardware threads, and multiple (shared) cache layers. To satisfy the increasing performance demands, analyzable performance features are required. We propose a novel timing analysis approach to introduce runtime reconfigurable instruction set processors as one way to escape the scarcity of analyzable performance while preserving the flexibility of the system. We introduce extensions to the state-of-the-art Integer linear programming (ILP)-based program path analysis for computing precise worst case time bounds in the presence of the widely used technique to continue processor execution during reconfiguration by emulating not yet reconfigured custom instructions (CIs) in software. We identify and safely bound a timing anomaly of runtime reconfiguration, where executing faster than worst case time during reconfiguration extends the execution time of the whole program. Stalling the processor during reconfiguration (easier to analyze but not state-of-the-art for reconfigurable processors) is not required in our approach. Finally, we show the precision of our analysis on a complex multimedia application with multiple reconfigurable CIs for several hardware parameters and give advice on how to deal with reconfiguration delay under timing guarantees.
引用
收藏
页码:294 / 307
页数:14
相关论文
共 50 条
  • [1] Timing analysis of an optically differential reconfigurable gate array for dynamically reconfigurable processors
    Watanabe, M
    Kobayashi, F
    ERSA '04: THE 2004 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2004, : 311 - 311
  • [2] Extending the WCET Problem to Optimize for Runtime-Reconfigurable Processors
    Damschen, Marvin
    Bauer, Lars
    Henkel, Joerg
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2016, 13 (04)
  • [3] PATS: a Performance Aware Task Scheduler for Runtime Reconfigurable Processors
    Bauer, Lars
    Grudnitsky, Artjom
    Shafique, Muhammad
    Henkel, Joerg
    2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 208 - 215
  • [4] Approximate Accelerators: A Case Study using Runtime Reconfigurable Processors
    Lesniak, Fabian
    Harbaum, Tanja
    Becker, Juergen
    2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 244 - 249
  • [5] Reconfigurable processors for handhelds and wearables:: Application analysis
    Enzler, R
    Platzner, M
    Plessl, C
    Thiele, L
    Tröster, G
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS III, 2001, 4525 : 135 - 146
  • [6] Runtime reconfigurable routing
    Brebner, G
    Donlin, A
    PARALLEL AND DISTRIBUTED PROCESSING, 1998, 1388 : 25 - 30
  • [7] Pre-runtime scheduling considering timing and energy constraints in embedded systems with multiple processors
    Tavares, Eduardo
    Oliveira, Meuse, Jr.
    Maciel, Paulo
    Souza, Bruno
    Neto, Silvino
    Barreto, Raimundo
    Freitas, Romulo
    Custodio, Marcelo
    FROM MODEL-DRIVEN DESIGN TO RESOURCE MANAGEMENT FOR DISTRIBUTED EMBEDDED SYSTEMS, 2006, 225 : 255 - +
  • [8] ACET: An Adaptive Clock Scheme Exploiting Comprehensive Timing Slack for Reconfigurable Processors
    Ji, Shuya
    Yang, Weidong
    Jiang, Jianfei
    Jing, Naifeng
    Sheng, Weiguang
    Li, Ang
    Wang, Qin
    2023 IEEE 41ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD, 2023, : 54 - 61
  • [9] Timing analysis of embedded software for speculative processors
    Mitra, T
    Roychoudhury, A
    Li, XF
    ISSS'02: 15TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2002, : 126 - 131
  • [10] Timing Attack Analysis on AES on Modern Processors
    Kaushik, Prakhar
    Majumdar, Rana
    2017 6TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO), 2017, : 462 - 465