Timing Analysis of Tasks on Runtime Reconfigurable Processors

被引:9
|
作者
Damschen, Marvin [1 ]
Bauer, Lars [1 ]
Henkel, Joerg [1 ]
机构
[1] Karlsruhe Inst Technol, Chair Embedded Syst, D-76131 Karlsruhe, Germany
关键词
Custom instructions (CIs); real time; reconfigurable processors; timing analysis; timing anomaly; worst case execution time (WCET); INSTRUCTIONS;
D O I
10.1109/TVLSI.2016.2572304
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Real-time embedded systems need to be analyzable for timing guarantees. Despite significant scientific advances, however, timing analysis lags years behind current microarchitectures with out-of-order scheduling pipelines, several hardware threads, and multiple (shared) cache layers. To satisfy the increasing performance demands, analyzable performance features are required. We propose a novel timing analysis approach to introduce runtime reconfigurable instruction set processors as one way to escape the scarcity of analyzable performance while preserving the flexibility of the system. We introduce extensions to the state-of-the-art Integer linear programming (ILP)-based program path analysis for computing precise worst case time bounds in the presence of the widely used technique to continue processor execution during reconfiguration by emulating not yet reconfigured custom instructions (CIs) in software. We identify and safely bound a timing anomaly of runtime reconfiguration, where executing faster than worst case time during reconfiguration extends the execution time of the whole program. Stalling the processor during reconfiguration (easier to analyze but not state-of-the-art for reconfigurable processors) is not required in our approach. Finally, we show the precision of our analysis on a complex multimedia application with multiple reconfigurable CIs for several hardware parameters and give advice on how to deal with reconfiguration delay under timing guarantees.
引用
收藏
页码:294 / 307
页数:14
相关论文
共 50 条
  • [21] The AMIDAR Class of Reconfigurable Processors
    Stephan Gatzka
    Christian Hochberger
    The Journal of Supercomputing, 2005, 32 : 163 - 181
  • [22] The AMIDAR class of reconfigurable processors
    Gatzka, S
    Hochberger, C
    JOURNAL OF SUPERCOMPUTING, 2005, 32 (02): : 163 - 181
  • [23] Runtime partial reconfiguration for embedded vector processors
    Hasan, Muhammad Z.
    Ziavras, Sotirios G.
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 983 - +
  • [24] ON THE DESIGN PARAMETERS OF RUNTIME RECONFIGURABLE SYSTEMS
    Pionteck, Thilo
    Albrecht, Carsten
    Koch, Roman
    Maehle, Erik
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 682 - 685
  • [25] HybridOS: Runtime Support for Reconfigurable Accelerators
    Kelm, John H.
    Lumetta, Steven S.
    FPGA 2008: SIXTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2008, : 212 - 221
  • [26] A runtime reconfigurable architecture for viterbi decoding
    Campos, Juan Manuel
    Cumplido, Rene
    2006 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2006, : 263 - +
  • [27] Design and simulation of runtime reconfigurable systems
    Pionteck, Thilo
    Albrecht, Carsten
    Koch, Roman
    Brix, Torben
    Maehle, Erik
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 154 - 157
  • [28] REDEFINE: Runtime Reconfigurable Polymorphic ASIC
    Alle, Mythri
    Varadarajan, Keshavan
    Fell, Alexander
    Reddy, Ramesh C.
    Joseph, Nimmy
    Das, Saptarsi
    Biswas, Prasenjit
    Chetia, Jugantor
    Rao, Adarsh
    Nandy, S. K.
    Narayan, Ranjani
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2009, 9 (02) : 11
  • [29] AN ACCURATE WORST-CASE TIMING ANALYSIS FOR RISC PROCESSORS
    LIM, SS
    BAE, YH
    JANG, GT
    RHEE, BD
    MIN, SL
    PARK, CY
    SHIN, H
    PARK, K
    MOON, SM
    KIM, CS
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1995, 21 (07) : 593 - 604
  • [30] Modeling out-of-order processors for software timing analysis
    Li, XF
    Roychoudhury, A
    Mitra, T
    25TH IEEE INTERNATIONAL REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 2004, : 92 - 103