A charge recycling technique for the design of low power CMOS clock drivers

被引:0
|
作者
Nikolaidis, S [1 ]
Kyriakis-Bitzaros, ED
机构
[1] Aristotelian Univ Salonika, Elect & Comp Div, Dept Phys, GR-54006 Salonika, Greece
[2] NCSR Demokritos, Inst Microelect, Agia Paraskevi, Greece
关键词
D O I
10.1142/S0218126699000153
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design of low power CMOS clock drivers using a charge recycling technique is introduced in this paper. Considering a clock signal and its complement, the half of the charge stored in the load capacitances is reused in every clock edge. The proposed circuit exploits the inherent input-output delay of the driver for the generation of all necessary control signals, using fully digital logic and conventional technology. Extensive simulations of the circuit have been performed and the influence of various design parameters on its response has been studied. Compared to traditional taper buffers, power savings over 45% are obtained for the output load transitions whereas the total power reduction decreases by 10% to 35% due to control overhead. Moreover, no speed degradation is observed but almost a duplication of the silicon area is required.
引用
收藏
页码:169 / 180
页数:12
相关论文
共 50 条
  • [41] Design and Optimization of Integrated Low-Voltage Low-Power Monolithic CMOS Charge Pumps
    Su, Ling
    Ma, Dongsheng
    2008 INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS, ELECTRICAL DRIVES, AUTOMATION AND MOTION, VOLS 1-3, 2008, : 43 - 48
  • [42] Charge-pump assisted low-power/low-voltage CMOS opamp design
    Zhou, J
    Ziazadeh, RM
    Ng, HH
    Ng, HT
    Allstot, DJ
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 108 - 109
  • [43] A Novel Charge Recycling Scheme in Power Gating Design
    Huang Ping
    Xing Zuocheng
    Yang Xianju
    Yan Peixiang
    Jia Xiaomin
    ADVANCES IN INTELLIGENT SYSTEMS, 2012, 138 : 145 - 153
  • [44] A low-jitter and low-power CMOS PILL for clock multiplication
    Shi, Xintian
    Imfeld, Kilian
    Tanner, Steve
    Ansorge, Michael
    Farine, Pierre-Andre
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 174 - +
  • [45] Design and Analysis of Ultra Low Power True Single Phase Clock CMOS 2/3 Prescaler
    Krishna, Manthena Vamshi
    Do, Manh Anh
    Yeo, Kiat Seng
    Boon, Chirn Chye
    Lim, Wei Meng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 72 - 82
  • [46] A power supply circuit recycling charge in adiabatic dynamic CMOS logic circuits
    Ezaki, D
    Hashizume, M
    Yotsuyanagi, H
    Tamesada, T
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 306 - 311
  • [47] New dual-Vth assignment technique for design of low power CMOS adder
    Fakir, Kausar
    Mande, Sudhakar S.
    International Journal of Power Electronics, 2024, 20 (04) : 301 - 317
  • [48] PNS-FCR: Flexible Charge Recycling Dynamic Circuit Technique for Low-Power Microprocessors
    Wang, Jinhui
    Gong, Na
    Friedman, Eby G.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 613 - 624
  • [49] TFT-LCD application specific low power SRAM using charge-recycling technique
    Kim, KJ
    Kim, CH
    Roy, K
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 59 - 64
  • [50] Charge-Recycling based Redundant Write Prevention Technique for Low Power SOT-MRAM
    Kang, Gyuseong
    Jang, Yunho
    Park, Jongsun
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,