A charge recycling technique for the design of low power CMOS clock drivers

被引:0
|
作者
Nikolaidis, S [1 ]
Kyriakis-Bitzaros, ED
机构
[1] Aristotelian Univ Salonika, Elect & Comp Div, Dept Phys, GR-54006 Salonika, Greece
[2] NCSR Demokritos, Inst Microelect, Agia Paraskevi, Greece
关键词
D O I
10.1142/S0218126699000153
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design of low power CMOS clock drivers using a charge recycling technique is introduced in this paper. Considering a clock signal and its complement, the half of the charge stored in the load capacitances is reused in every clock edge. The proposed circuit exploits the inherent input-output delay of the driver for the generation of all necessary control signals, using fully digital logic and conventional technology. Extensive simulations of the circuit have been performed and the influence of various design parameters on its response has been studied. Compared to traditional taper buffers, power savings over 45% are obtained for the output load transitions whereas the total power reduction decreases by 10% to 35% due to control overhead. Moreover, no speed degradation is observed but almost a duplication of the silicon area is required.
引用
收藏
页码:169 / 180
页数:12
相关论文
共 50 条
  • [31] Design and Analysis of CMOS Dynamic Comparator for High-Speed Low-Power Applications Using Charge Sharing Technique
    Dineshkumar, K.
    Sudha, Gnanou Florence
    IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9137 - 9151
  • [32] Optimal Design of Low Power CMOS Power Amplifier Using Particle Swarm Optimization Technique
    S. Manjula
    D. Selvathi
    Wireless Personal Communications, 2015, 82 : 2275 - 2289
  • [33] A Low-Power SRAM Using Bit-Line Charge-Recycling Technique
    Kim, Keejong
    Mahmoodi, Hamid
    Roy, Kaushik
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 177 - 182
  • [34] Optimal Design of Low Power CMOS Power Amplifier Using Particle Swarm Optimization Technique
    Manjula, S.
    Selvathi, D.
    WIRELESS PERSONAL COMMUNICATIONS, 2015, 82 (04) : 2275 - 2289
  • [35] LOW SKEW CLOCK DRIVERS AND THEIR SYSTEM-DESIGN CONSIDERATIONS
    HANKE, C
    THARALSON, G
    MICROPROCESSORS AND MICROSYSTEMS, 1992, 16 (09) : 493 - 498
  • [36] Low power CMOS design challenges
    Kuroda, T.
    IEICE Transactions on Electronics, 2001, E84-C (08) : 1021 - 1028
  • [37] Design methodology of CMOS low power
    Hao Dongyan
    Zhang Ming
    Zheng Wei
    2005 IEEE International Conference on Industrial Technology - (ICIT), Vols 1 and 2, 2005, : 178 - 182
  • [38] Low power CMOS design challenges
    Kuroda, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (08): : 1021 - 1028
  • [39] Design of a Low-Power ALU and Synchronous Counter Using Clock Gating Technique
    Kandasamy, Nehru
    Telagam, Nagarjuna
    Devisupraja, Chinthada
    PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 511 - 518
  • [40] Race-free CMOS Pass-gate Charge Recycling Logic (FCPCL) for low power applications
    Abbasian, A
    Rasouli, SH
    Derakhshandeh, J
    Afzali-Kusha, A
    Nourani, M
    2003 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2003, : 87 - 89