Design and Implementation of a 2-Level Sinusoidal PWM Generator with Modulation Based Harmonic Elimination

被引:0
|
作者
Rafique, Abid
Rehman, Abdul
Ahmed, Rehan
机构
关键词
PWM; Selective Harmonic Elimination; Modulation Depth; Natural PWM; Look Up Table; FPGA; Fixed Point; SystemC;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In PWM, harmonic elimination has been achieved traditionally through solution of non-linear equations for switching angles and practically implemented by storing offline calculated solutions in ROM and then reading them in real time. This imposes large memory problems for systems like ac. machines requiring flexibility both in amplitude and frequency. A modified carrier based naturally sampled PWM approach that closely approximates the performance of harmonic elimination solved this problem in [1]. The modified approach can produce conventional harmonic elimination, and supports dynamic PWM with low harmonics. This paper presents flexible design and efficient implementation of such a scheme with minimum hardware resources. The system was prototyped using SystemC, implemented using VHDL and verified on Xilinx Spartan 3E FPGA.
引用
收藏
页码:537 / 541
页数:5
相关论文
共 50 条
  • [31] Implementation of ANN-based Selective Harmonic Elimination PWM using Hybrid Genetic Algorithm-based optimization
    Deniz, Erkan
    Aydogmus, Omur
    Aydogmus, Zafer
    MEASUREMENT, 2016, 85 : 32 - 42
  • [32] Three-level Converters with Selective Harmonic Elimination PWM for HVDC Application
    Beza, Mebtu
    Norrga, Staffan
    2010 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION, 2010, : 3746 - 3753
  • [33] A module generator of 2-level neuron MOS circuits
    Grad. Sch. Info. Sci. and Elec. Eng., Dept. of Comp. Sci. and Commun. Eng., Kyushu University, 6-1 Kasuga-koen, Kasuga, Fukuoka 816, Japan
    Comput Electr Eng, 1-2 (33-41):
  • [34] Generalized Chudnovsky Algorithm for Real-Time PWM Selective Harmonic Elimination/Modulation: Two-Level VSI Example
    Janabi, Ameer
    Wang, Bingsen
    Czarkowski, Dariusz
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (05) : 5437 - 5446
  • [35] A Review of Multilevel Selective Harmonic Elimination PWM: Formulations, Solving Algorithms, Implementation and Applications
    Dahidah, Mohamed S. A.
    Konstantinou, Georgios
    Agelidis, Vassilios G.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2015, 30 (08) : 4091 - 4106
  • [36] SIMPLE MICROPROCESSOR IMPLEMENTATION OF NEW REGULAR-SAMPLED HARMONIC ELIMINATION PWM TECHNIQUES
    BOWES, SR
    CLARK, PR
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1992, 28 (01) : 89 - 95
  • [37] A Comparative Study of Sinusoidal PWM and Third Harmonic Injected PWM Reference Signal on Five Level Diode Clamp Inverter
    Subsingha, Wanchai
    COE ON SUSTAINABLE ENERGY SYSTEM (THAI-JAPAN), 2016, 89 : 137 - 148
  • [38] A study on design of control device on small wind generator using 2-level boost converter
    Moon, Chae-Joo
    Chang, Young-Hak
    So, Soon-Youl
    Park, Tae-Sik
    Jeong, Moon-Seon
    Youn, Young-Chan
    Transactions of the Korean Institute of Electrical Engineers, 2013, 62 (10): : 1481 - 1486
  • [39] Optimal design of repetitive controller for harmonic elimination in PWM voltage source inverters
    Chen, Sufen
    Lai, Y. M.
    Tan, Siew-Chong
    Tse, Chi K.
    INTELEC 07 - 29TH INTERNATIONAL TELECOMMUNICATIONS ENERGY CONFERENCE, VOLS 1 AND 2, 2007, : 236 - 241
  • [40] DESIGN AND IMPLEMENTATION OF GA BASED SELECTIVE HARMONIC ELIMINATION IN MODIFIED CASCADED MULTILEVEL INVERTER
    Dhayanandh, S.
    Manoharan, S.
    ADVANCEMENTS IN AUTOMATION AND CONTROL TECHNOLOGIES, 2014, 573 : 3 - +