Design and Implementation of a 2-Level Sinusoidal PWM Generator with Modulation Based Harmonic Elimination

被引:0
|
作者
Rafique, Abid
Rehman, Abdul
Ahmed, Rehan
机构
关键词
PWM; Selective Harmonic Elimination; Modulation Depth; Natural PWM; Look Up Table; FPGA; Fixed Point; SystemC;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In PWM, harmonic elimination has been achieved traditionally through solution of non-linear equations for switching angles and practically implemented by storing offline calculated solutions in ROM and then reading them in real time. This imposes large memory problems for systems like ac. machines requiring flexibility both in amplitude and frequency. A modified carrier based naturally sampled PWM approach that closely approximates the performance of harmonic elimination solved this problem in [1]. The modified approach can produce conventional harmonic elimination, and supports dynamic PWM with low harmonics. This paper presents flexible design and efficient implementation of such a scheme with minimum hardware resources. The system was prototyped using SystemC, implemented using VHDL and verified on Xilinx Spartan 3E FPGA.
引用
收藏
页码:537 / 541
页数:5
相关论文
共 50 条
  • [21] Design and implementation of an FPGA-Based 3-phase sinusoidal PWM VVVF controller
    Zhou, ZY
    Yang, GJ
    Li, TC
    APEC 2004: NINETEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-3, 2004, : 1703 - 1708
  • [22] Real-time implementation of harmonic elimination PWM technique for induction motor
    Bouchhida, Ouahid
    Benmansour, Khelifa
    Cherifi, Abderrezzek
    Boucherit, Mohamed Seghir
    INTERNATIONAL JOURNAL OF MODELLING IDENTIFICATION AND CONTROL, 2008, 5 (02) : 127 - 135
  • [23] A Novel Implementation of Harmonic Elimination Pulse Width Modulation Technique
    Zhao Feng
    Zhang Guangzhen
    Wen Xuhui
    Zhao Li
    Guo Qiujian
    2014 IEEE TRANSPORTATION ELECTRIFICATION CONFERENCE AND EXPO (ITEC) ASIA-PACIFIC 2014, 2014,
  • [24] TIME-DEPENDENCE OF 2-LEVEL SYSTEM IN A SINUSOIDAL FIELD
    MOLONEY, JV
    ALI, MK
    MEATH, WJ
    PHYSICS LETTERS A, 1974, A 49 (03) : 207 - 208
  • [25] Design and Implementation of a Selective Harmonic Elimination SPWM Strategy-Based Inverter
    Khan, M. Zafarullah
    Hussain, M. Mubashir
    Hussain, D. M. Akbar
    WIRELESS NETWORKS, INFORMATION PROCESSING AND SYSTEMS, 2008, 20 : 319 - 331
  • [26] Design and implementation of a 2-level FSK digital modems using CORDIC algorithm
    Cui, Xiaoxin
    Yu, Dunshan
    Sheng, Shimin
    Cui, Xiaole
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1753 - +
  • [27] On Specific Harmonic Elimination PWM of Inverter Based on Genetic Algorithm
    Zhang Wenyi
    Guo Fangxin
    Song Ting
    Meng Xiaodan
    Zhang Qiang
    PROCEEDINGS OF THE 35TH CHINESE CONTROL CONFERENCE 2016, 2016, : 9207 - 9211
  • [28] Design Equations for Selective Harmonic Elimination and Microcontroller Implementation
    Patangia, Hirak
    Bhadra, Sraddhanjoli
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 1391 - 1396
  • [29] A module generator of 2-level neuron MOS circuits
    Ike, K
    Hirose, K
    Yasuura, H
    COMPUTERS & ELECTRICAL ENGINEERING, 1998, 24 (1-2) : 33 - 41
  • [30] Multilevel selective harmonic elimination PWM technique in the nine level voltage inverter
    Khoukha, Imarazene
    Hachemi, Chekireb
    El Madjid, Berkouk
    2007 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS: ICCES '07, 2007, : 387 - +