Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique

被引:0
|
作者
Xiang, Guang-Ping [1 ]
Shen, Ji-Zhong [1 ]
Wu, Xue-Xiang [1 ]
Geng, Liang [1 ]
机构
[1] Zhejiang Univ, Inst Elect Circuits & Informat Syst, Hangzhou 310003, Zhejiang, Peoples R China
关键词
HIGH-PERFORMANCE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Flip-flops are basic sequential elements in digital circuits and they have a deep impact on the performance of the circuits. In order to reduce the redundant transitions at internal nodes of the flip-flop, a conditional clock technique is proposed, and then a conditional clock pulse-triggered flip-flop (CCFF) based on this technique is designed. In CCFF, the clock is blocked when the input remains unchanged so that the internal nodes will not switch with the clock, which reduces the power consumption effectively. Based on the TSMC 0.18 mu m technology, the post-layout simulation results show that the proposed CCFF has an obvious advantage in power consumption when the data switching activity factor is below 50% as compared with other state-of-the-art pulse-triggered flip-flops, and the power saving is more than 50% when the activity factor is 10%.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [31] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Geng, Liang
    Shen, Ji-zhong
    Xu, Cong-yuan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (09) : 962 - 972
  • [32] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [33] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [34] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
    Wang, Li-Rong
    Lo, Kai-Yu
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
  • [35] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [36] A novel design for ultra-low power pulse-triggered D-Flip-Flop with optimized leakage power
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhashemkhani, Mohammad Mahdi
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 160 - 166
  • [37] VLFF - A very low-power flip-flop with only two clock transistors
    Maheshwari, Yugal Kishore
    Sachdev, Manoj
    INTEGRATION-THE VLSI JOURNAL, 2025, 100
  • [38] VLFF - A Very Low-power Flip-flop with only Two Clock Transistors
    Maheshwari, Yugal
    Sachdev, Manoj
    2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 324 - 329
  • [39] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [40] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128