Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique

被引:0
|
作者
Xiang, Guang-Ping [1 ]
Shen, Ji-Zhong [1 ]
Wu, Xue-Xiang [1 ]
Geng, Liang [1 ]
机构
[1] Zhejiang Univ, Inst Elect Circuits & Informat Syst, Hangzhou 310003, Zhejiang, Peoples R China
关键词
HIGH-PERFORMANCE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Flip-flops are basic sequential elements in digital circuits and they have a deep impact on the performance of the circuits. In order to reduce the redundant transitions at internal nodes of the flip-flop, a conditional clock technique is proposed, and then a conditional clock pulse-triggered flip-flop (CCFF) based on this technique is designed. In CCFF, the clock is blocked when the input remains unchanged so that the internal nodes will not switch with the clock, which reduces the power consumption effectively. Based on the TSMC 0.18 mu m technology, the post-layout simulation results show that the proposed CCFF has an obvious advantage in power consumption when the data switching activity factor is below 50% as compared with other state-of-the-art pulse-triggered flip-flops, and the power saving is more than 50% when the activity factor is 10%.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [21] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488
  • [22] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating
    Wang, Xiaowen
    Robinson, William H.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
  • [23] A Low Complexity Dual-Mode Pulse-Triggered Flip-Flop Design Based on Unified AND/XNOR Logic
    Lin, Jin-Fa
    Hwang, Yin-Tshung
    Sheu, Ming-Hwa
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2755 - 2757
  • [24] DESIGN OF LOW POWER DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP
    Kasiselvanathan, M.
    Saranya, P.
    Lakshmi, A. Seetha
    Sivasakthi, S.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 233 - 236
  • [25] Low Power PVT robust area efficient pulse triggered Flip-Flop Design
    Indira, P.
    Kamaraju, M.
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 3016 - 3021
  • [26] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang GENG
    Ji-zhong SHEN
    Cong-yuan XU
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 (09) : 962 - 972
  • [27] Low Power Conditional Pulse Control with Transmission Gate Flip-Flop
    Berwal, Deepak
    Kumar, Ashish
    Kumar, Yogendera
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1358 - 1362
  • [28] Structural Tests of Slave Clock Gating in Low-power Flip-flop
    Wang, Baosheng
    Rajaraman, Layalakshmi
    Sobti, Kanwaldeep
    Losli, Derrick
    Rearick, Jeff
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 254 - 259
  • [29] High-performance and low-power conditional discharge flip-flop
    Zhao, PY
    Dakwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 477 - 484
  • [30] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang Geng
    Ji-zhong Shen
    Cong-yuan Xu
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 : 962 - 972