Separate I-DDQ testing of signal and bias paths in CMOS ICs for defect diagnosis

被引:3
|
作者
Sachdev, M
机构
[1] Philips Research Lab, Eindhoven
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 1996年 / 8卷 / 02期
关键词
deep sub-micron; diagnostics; I-DDQ testing; junction leakage current; subthreshold leakage current;
D O I
10.1007/BF02341824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
I-DDQ testing uses an important property of CMOS ICs that in the steady state, the current consumption is very small. Therefore, a higher steady state current is an indicator of a probable process defect. Published literature gives ample evidence that elevation in the steady state current could be caused due to a variety of reasons besides process defects. As technology moves into deep sub-micron region, the increase in various transistor leakage currents have the potential of reducing the I-DDQ effectiveness. In this article, we propose the separation of VDD and VSS supplies for signal and bias paths so that various leakage current components are measured or computed. The methodology provides means for unambiguous I-DDQ testing, better defect diagnosis, and can be used for deep sub-micron I-DDQ testing.
引用
收藏
页码:203 / 214
页数:12
相关论文
共 49 条
  • [31] ACHIEVING I-DDQ/I-SSQ PRODUCTION TESTING WITH QUIC-MON
    WALLQUIST, KM
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (03): : 62 - 69
  • [32] EFFECTIVENESS OF I(DDQ) TESTING IN CMOS LSI
    SHIBATA, H
    NISHIGUCHI, M
    TANAKA, K
    KANDORI, H
    MATSUMOTO, H
    TATSUMI, K
    NISHIKAWA, S
    EHIRO, M
    KITAMORI, H
    SHARP TECHNICAL JOURNAL, 1994, (59): : 47 - 51
  • [33] Input pattern classification for detection of stuck-ON and bridging faults using I-DDQ testing in BiCMOS and CMOS circuits
    Menon, SM
    Malaiya, YK
    Jayasumana, AP
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 545 - 546
  • [34] An efficient I-DDQ test generation scheme for bridging faults in CMOS digital circuits
    Chen, TH
    Hajj, IN
    Rudnick, EM
    Patel, JH
    1996 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1996, : 74 - 78
  • [35] Standard cell library characterization for setting current limits for I-DDQ testing
    Millman, SD
    Acken, JM
    1996 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1996, : 41 - 44
  • [36] On-chip I-DDQ testability schemes for detecting multiple faults in CMOS IC's
    Hwang, CK
    Ismail, M
    DeGroat, JE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) : 732 - 739
  • [37] Estimation of partition size for I-DDQ testing using built-in current sensing
    Menon, SM
    Palmgren, M
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 68 - 72
  • [38] I-DDQ testing of single floating gate defects using a two-pattern vector
    Champac, VH
    Figueras, J
    ELECTRONICS LETTERS, 1996, 32 (17) : 1572 - 1574
  • [39] GOLDENGATE: A fast and accurate bridging fault simulator under a hybrid logic I-DDQ testing environment
    Chen, TH
    Hajj, IN
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 555 - 561
  • [40] A CAD-based approach to failure diagnosis of CMOSLSI with single fault using abnormal I-DDQ
    Sanada, M
    ISTFA '97 - PROCEEDINGS OF THE 23RD INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 1997, : 15 - 24