Application Specific Transistor Sizing for Low Power Full Adders

被引:0
|
作者
Eslami, Fatemeh [1 ,2 ]
Baniasadi, Amirali [3 ]
Farahani, Mostafa [2 ]
机构
[1] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
[2] Shahid Beheshti Univ Med Sci, Dept Elect & Comp Engn, Tehran, Iran
[3] Univ Victoria, Dept Elect & Comp Engn, Victoria, BC, Canada
来源
2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS | 2009年
关键词
DESIGN;
D O I
10.1109/ASAP.2009.23
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Previously suggested transistor sizing algorithms assume that all input transitions are equally important. In this work we show that this is not an accurate assumption as input transitions appear in different frequencies. We take advantage from this phenomenon and introduce Application Specific Transistor Sizing. In Application Specific Transistor Sizing higher priority is given to more frequent transitions. We apply our technique to two modern and low-power full adders (i.e., hybrid-CMOS and TFA) and show that it is possible to further reduce power dissipation and PDP. By using our technique we improve average PDP by 6% and 9% for TFA and hybrid-CMOS adders respectively. We reduce ALU energy consumption for ALU designs using TFA and hybrid-CMOS FAs by 2.7% and 4 % respectively.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条
  • [31] Transistor Sizing based PVT-Aware Low Power Optimization using Swarm Intelligence
    Saha, Prasenjit
    Kalluru, Hema Sai
    Abbas, Zia
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 234 - 239
  • [32] Modeling of delay variability due to supply variations in pass-transistor and static Full Adders
    Alioto, M.
    Palumbo, G.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 518 - +
  • [33] Fast low-power full-adders based on bridge style minority function and multiplexer for nanoscale
    Ebrahimi, Seyyed Ashkan
    Keshavarzian, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (06) : 727 - 745
  • [34] Performance Evaluation of FinFET Pass-Transistor Full Adders with BSIM-CMG Model
    Martin, Cecilia Garcia
    Oruklu, Erdal
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 917 - 920
  • [35] An RTD/transistor switching block and its possible application in binary and ternary adders
    Huber, JL
    Chen, J
    McCormack, JA
    Zhou, CW
    Reed, MA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (12) : 2149 - 2153
  • [36] Dramatically Low-Transistor-Count High-Speed Ternary Adders
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Maleknejad, Mojtaba
    Navi, Keivan
    Hashemipour, Omid
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 170 - 175
  • [37] A new low power building block cell for adders
    Sayed, A
    Bayoumi, M
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 818 - 822
  • [38] Comparison of Ultra-Low-Power and static CMOS full adders in 0.15 μm FD SOI CMOS
    Kamel, D.
    Bol, D.
    Standaert, F. -X.
    Flandre, D.
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 107 - 108
  • [39] Low power adders design for portable video terminal
    Lin, Chien-Hung
    Yi, Shu-Chung
    Chen, Jin-Jia
    2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 651 - 654
  • [40] Exploration of low power adders for a SIMD data path
    Paci, G.
    Marchal, P.
    Benini, L.
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 914 - +