Application Specific Transistor Sizing for Low Power Full Adders

被引:0
|
作者
Eslami, Fatemeh [1 ,2 ]
Baniasadi, Amirali [3 ]
Farahani, Mostafa [2 ]
机构
[1] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
[2] Shahid Beheshti Univ Med Sci, Dept Elect & Comp Engn, Tehran, Iran
[3] Univ Victoria, Dept Elect & Comp Engn, Victoria, BC, Canada
来源
2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS | 2009年
关键词
DESIGN;
D O I
10.1109/ASAP.2009.23
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Previously suggested transistor sizing algorithms assume that all input transitions are equally important. In this work we show that this is not an accurate assumption as input transitions appear in different frequencies. We take advantage from this phenomenon and introduce Application Specific Transistor Sizing. In Application Specific Transistor Sizing higher priority is given to more frequent transitions. We apply our technique to two modern and low-power full adders (i.e., hybrid-CMOS and TFA) and show that it is possible to further reduce power dissipation and PDP. By using our technique we improve average PDP by 6% and 9% for TFA and hybrid-CMOS adders respectively. We reduce ALU energy consumption for ALU designs using TFA and hybrid-CMOS FAs by 2.7% and 4 % respectively.
引用
收藏
页码:195 / +
页数:2
相关论文
共 50 条
  • [21] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 26 - 29
  • [22] A structured approach for designing low power adders
    Shams, AM
    Bayoumi, MA
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 757 - 761
  • [23] Low Power 10-Transistor Full Adder Design Based on Degenerate Pass Transistor Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 496 - 499
  • [24] Low-Power and Energy-Efficient Full Adders With Approximate Adiabatic Logic for Edge Computing
    Yang, Wu
    Thapliyal, Himanshu
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 312 - 315
  • [25] An efficient low power basic cell for adders
    AbuShama, E
    Elchouemi, A
    Sayed, S
    Bayoumi, M
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 306 - 309
  • [26] Low power pass-transistor logic and application examples
    Taki, K
    Lee, BY
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 54 - 66
  • [27] Low power pass-transistor logic and application examples
    Kobe Univ, Kobe, Japan
    Electron Commun Jpn Part III Fundam Electron Sci, 9 (54-66):
  • [28] Calibration of Logical Effort Transistor Sizing for On-the-Fly Low-Power Supergate Design
    Kessler, Henrique
    Bohlke, Murilo
    da Rosa Jr, Leomar S.
    Porto, Marcelo
    Camargo, Vinicius V.
    2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 73 - 76
  • [29] Design of Low-Cost Approximate CMOS Full Adders
    Yan, Aibin
    Wei, Shaojie
    Li, Zhixing
    Cui, Jie
    Huang, Zhengfeng
    Girard, Patrick
    Wen, Xiaoqing
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [30] Optimum supply and threshold voltages and transistor sizing effects on low power SOI circuit design
    Emadi, M.
    Jafargholi, A.
    Mogbadam, H. Sargazi
    Nayebi, M. M.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1394 - +