Modeling and realisation of high accuracy, high speed current-steering CMOS D/A converters

被引:1
|
作者
Van den Bosch, A [1 ]
Borremans, M [1 ]
Vandenbussche, J [1 ]
Van der Plas, G [1 ]
Steyaert, M [1 ]
Gielen, G [1 ]
Sansen, W [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, MICAS, ESAT, B-3001 Heverlee, Belgium
关键词
D/A converter; high accuracy; high speed CMOS;
D O I
10.1016/S0263-2241(99)00046-9
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a closed design plan for high accuracy current steering D/A converters. All the steps in the design, from topology choice to the dimensioning of the D/A core, are covered, including the influence of random and systematic errors on the D/A converter's performance. Also, the necessity of a well considered layout is pointed out. To achieve the high accuracy performance, the matching properties become very important. Typically, the relation between matching and the D/A converter's INL yield is taken into account using CPU intensive Monte Carlo simulations. A new formula is statistically derived in this paper that describes, without any loss of design time, very accurately the impact of the matching on the INL yield and makes these Monte Carlo simulations superfluous. Furthermore, several measures are discussed to minimize the influence of the dynamic non linearities on the DIA converter's high frequency performance. Finally, the realisation and the measurement results of a 12 bit current steering D/A converter are presented. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:123 / 138
页数:16
相关论文
共 50 条
  • [41] A High-SFDR 14-bit 500 MS/s Current-Steering D/A Converter in 0.18 μm CMOS
    Liu, Maliang
    Zhu, Zhangming
    Yang, Yintang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 3148 - 3152
  • [42] SFDR Considerations for Current Steering High-Speed Digital to Analog Converters
    Khafaji, Mahdi
    Scheytt, Christoph
    Joerges, Udo
    Carta, Corrado
    Micusik, Daniel
    Ellinger, Frank
    2012 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2012,
  • [43] Nonlinear distortion in current-steering D/A-converters due to asymmetrical switching errors
    Clara, M
    Wiesbauer, A
    Klatzer, W
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 285 - 288
  • [44] Comparative Analysis of CMOS Latch-Driver Circuits for Current-Steering Digital-to-Analog Converters
    Clacon, Oscar Morales
    Wikner, Jacob
    Alvandpour, Atila
    Siek, Liter
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 93 - 98
  • [45] Architectural trends in current-steering digital-to-analog converters
    S. Balasubramanian
    W. Khalil
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 55 - 67
  • [46] Architectural trends in current-steering digital-to-analog converters
    Balasubramanian, S.
    Khalil, W.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (01) : 55 - 67
  • [47] Power and scaling rules of CMOS high-speed A/D converters
    Venes, AGW
    van de Plassche, RJ
    ANALOG CIRCUIT DESIGN: RF ANALOG-TO-DIGITAL CONVERTERS; SENSOR AND ACTUATOR INTERFACES; LOW-NOISE OSCILLATORS, PLLS AND SYNTHESIZERS, 1997, : 25 - 47
  • [48] A power estimation model for high-speed CMOS A/D converters
    Lauwers, E
    Gielen, G
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 401 - 405
  • [49] HIGH-SPEED PIPELINED CMOS ENCODER FOR FLASH A/D CONVERTERS
    YUAN, J
    SVENSSON, C
    CHEN, K
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 2088 - 2091
  • [50] A 10-bit 2GHz current-steering CMOS D/A converter
    Yuan, Ling
    Ni, Weining
    Shi, Yin
    Dai, Foster F.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 737 - +