Modeling and realisation of high accuracy, high speed current-steering CMOS D/A converters

被引:1
|
作者
Van den Bosch, A [1 ]
Borremans, M [1 ]
Vandenbussche, J [1 ]
Van der Plas, G [1 ]
Steyaert, M [1 ]
Gielen, G [1 ]
Sansen, W [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, MICAS, ESAT, B-3001 Heverlee, Belgium
关键词
D/A converter; high accuracy; high speed CMOS;
D O I
10.1016/S0263-2241(99)00046-9
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a closed design plan for high accuracy current steering D/A converters. All the steps in the design, from topology choice to the dimensioning of the D/A core, are covered, including the influence of random and systematic errors on the D/A converter's performance. Also, the necessity of a well considered layout is pointed out. To achieve the high accuracy performance, the matching properties become very important. Typically, the relation between matching and the D/A converter's INL yield is taken into account using CPU intensive Monte Carlo simulations. A new formula is statistically derived in this paper that describes, without any loss of design time, very accurately the impact of the matching on the INL yield and makes these Monte Carlo simulations superfluous. Furthermore, several measures are discussed to minimize the influence of the dynamic non linearities on the DIA converter's high frequency performance. Finally, the realisation and the measurement results of a 12 bit current steering D/A converter are presented. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:123 / 138
页数:16
相关论文
共 50 条
  • [31] Linearization for High-Speed Current-Steering DACs Using Neural Networks
    Beauchamp, Daniel
    Chugg, Keith M.
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [32] Sampling jitter and power supply interference in current-steering D/A converters
    Kosunen, M
    Halonen, K
    PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 1, 2005, : 305 - 308
  • [33] Analysis of energy consumption bounds in CMOS current-steering digital-to-analog converters
    Oscar Morales Chacón
    J. Jacob Wikner
    Christer Svensson
    Liter Siek
    Atila Alvandpour
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 339 - 351
  • [34] Formulation of INL and DNL yield estimation in current-steering D/A converters
    Cong, YG
    Geiger, RL
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 149 - 152
  • [35] A 12-bit Segmented Current-Steering DAC With High-Speed Deserializer
    Qin, Rongxing
    You, Fei
    Ma, Mingming
    He, Qian
    He, Songbai
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2782 - 2786
  • [36] Resistive Correction of Low Output Impedance High-Speed Current-Steering DACs
    Leuenberger, Spencer
    Waters, Allen
    Moon, Un-Ku
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 459 - 462
  • [37] Low power approaches to high speed CMOS current steering DACs
    Mercer, Douglas A.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 153 - 160
  • [38] A 14-bit 320MSPS segmented current-steering D/A converter for high-speed applications
    Liang Shangquan
    Gao Minglun
    Yin Yongsheng
    Deng Honghui
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 111 - 114
  • [39] Output-Dependent Delay Cancellation Technique for High-Accuracy Current-Steering DACs
    Cheng, Long
    Lin, Yu-Jing
    Ye, Fan
    Li, Ning
    Ren, Jun-Yan
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2729 - 2732
  • [40] Enhanced ISI Analysis and Fast Circuit Simulation of High-Speed Current-Steering DACs
    Kim, Subin
    Galton, Ian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,