A New Design Method to Reduce the Power Consumption in a Flash-A/D Converter

被引:0
|
作者
Cho, Soon-Ik [1 ]
Choi, Soon-Kyung [1 ]
Kim, Suki [1 ]
Baek, Kwang-Hyun [2 ]
机构
[1] Korea Univ, Dept Elect Engn, Seoul, South Korea
[2] Chung Ang Univ, Sch Elect & Elect Engn, Seoul, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a new design method to control the clock duty ratio of a flash-A/D converter. Using this method, the power consumption of comparators in an A/D converter can be reduced drastically with very few additional circuits. Digital back-end including error-correction and encoding block also have more time to treat data from comparators due to being extended data length. Additionally, we can reduce the area of comparators and digital back-end. Simulation results show that the power consumption of a comparator using clock which has a duty ratio of 0.25 is more efficient by about 50% compared to a comparator which uses clock with a duty ratio of 0.5.
引用
收藏
页码:440 / +
页数:2
相关论文
共 50 条
  • [1] Design method and automation of comparator generation for flash A/D converter
    Lee, DY
    Yoo, JC
    Choi, KS
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 138 - 142
  • [2] A method to reduce power consumption in pipelined A/D converters
    Chiaburu, L
    Signell, S
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 845 - 848
  • [3] New power saving design method for CMOS flash ADC
    Tsai, CC
    Hong, KW
    Hwang, YS
    Lee, WT
    Lee, TY
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2004, : 371 - 374
  • [4] A method to reduce power consumption of active-clamped flyback converter at no-load condition
    Kim, Jong Hyun
    Ryu, Myung Hyo
    Min, Byung Duk
    Song, Eui Ho
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 2544 - +
  • [5] Flash A/D converter based on Vernier caliper design
    Huang, CF
    Huang, SS
    Fu, IY
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2004, 75 (07): : 2328 - 2333
  • [6] 6-bit 500 MHz flash A/D converter with new design techniques
    Hsu, CW
    Kuo, TH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2003, 150 (05): : 460 - 464
  • [7] Display power analysis and design guidelines to reduce power consumption
    Issa, Joseph
    JOURNAL OF INFORMATION DISPLAY, 2012, 13 (04) : 167 - 177
  • [8] A low-power flash A/D converter using new two-step structure
    Hsia, Shih-Chang
    Lee, Wen-Ching
    WSEAS Transactions on Circuits and Systems, 2007, 6 (01): : 70 - 75
  • [9] Comparator Design for Linearized Statistical Flash A-to-D Converter
    Sugimoto, Toshiki
    Tanimoto, Hiroshi
    Yoshizawa, Shingo
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 84 - 89
  • [10] New Design of Scan Flip-Flop to Increase Speed and Reduce Power Consumption
    Razmdideh, Ramin
    Mahani, Ali
    Saneei, Mohsen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (10)