A New Design Method to Reduce the Power Consumption in a Flash-A/D Converter

被引:0
|
作者
Cho, Soon-Ik [1 ]
Choi, Soon-Kyung [1 ]
Kim, Suki [1 ]
Baek, Kwang-Hyun [2 ]
机构
[1] Korea Univ, Dept Elect Engn, Seoul, South Korea
[2] Chung Ang Univ, Sch Elect & Elect Engn, Seoul, South Korea
来源
ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3 | 2008年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a new design method to control the clock duty ratio of a flash-A/D converter. Using this method, the power consumption of comparators in an A/D converter can be reduced drastically with very few additional circuits. Digital back-end including error-correction and encoding block also have more time to treat data from comparators due to being extended data length. Additionally, we can reduce the area of comparators and digital back-end. Simulation results show that the power consumption of a comparator using clock which has a duty ratio of 0.25 is more efficient by about 50% compared to a comparator which uses clock with a duty ratio of 0.5.
引用
收藏
页码:440 / +
页数:2
相关论文
共 50 条
  • [41] Design method for constant power consumption of differential logic circuits
    Tiri, K
    Verbauwhede, I
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 628 - 633
  • [42] Inductor Design of 20-V Boost Converter for Low Power 3D Solid State Drive with NAND Flash Memories
    Yasufuku, Tadashi
    Ishida, Koichi
    Miyamoto, Shinji
    Nakai, Hiroto
    Takamiya, Makoto
    Sakurai, Takayasu
    Takeuchi, Ken
    ISLPED 09, 2009, : 87 - 91
  • [43] A Versatile Method for MOSFET Commutation Analysis in Switching Power Converter Design
    Di Capua, Giulia
    Femia, Nicola
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (02) : 920 - 935
  • [44] Simulation based method for mathematical model design of LLC power converter
    Spanik, Pavol
    Drgona, Peter
    Frivaldsky, Michal
    IMCIC'11: THE 2ND INTERNATIONAL MULTI-CONFERENCE ON COMPLEXITY, INFORMATICS AND CYBERNETICS, VOL I, 2011, : 269 - 274
  • [45] Optimization of the Operating and Design Conditions to Reduce the Power Consumption in a Vessel Stirred by a Paddle Impeller
    Ameur, Houari
    Kamla, Youcef
    Sahel, Djamel
    PERIODICA POLYTECHNICA-MECHANICAL ENGINEERING, 2018, 62 (04): : 312 - 319
  • [46] Design of a Variable Stiffness Joint Module to Quickly Change the Stiffness and to Reduce the Power Consumption
    Govindan, Nagamanikandan
    Ramesh, Shashank
    Thondiyath, Asokan
    IEEE ACCESS, 2020, 8 : 138318 - 138330
  • [47] New EMI Filter Design Method for Single Phase Power Converter using Software-based Noise Separation Method
    Chen, Po-Shen
    Lai, Yen-Shin
    CONFERENCE RECORD OF THE 2007 IEEE INDUSTRY APPLICATIONS CONFERENCE FORTY-SECOND IAS ANNUAL MEETING, VOLS. 1-5, 2007, : 2282 - 2288
  • [48] Optimization of read operation for low power consumption in 3D NAND flash memory
    Park, Jesun
    Kim, Seongwoo
    Cho, Taeyoung
    Kang, Myounggon
    MICROELECTRONIC ENGINEERING, 2025, 298
  • [49] NEW DESIGN TECHNIQUE FOR 2-STEP FLASH A/D CONVERTERS
    AHMED, RE
    ELECTRONICS LETTERS, 1990, 26 (15) : 1185 - 1187
  • [50] New Analog Processing Technique in Multichannel Neural Signal Recording with Reduce Data Rate and Reduce Power Consumption
    Rad, Meghdad Sabouri
    Nejad, Majid Baghaei
    TRAITEMENT DU SIGNAL, 2019, 36 (02) : 133 - 137