Comparator Design for Linearized Statistical Flash A-to-D Converter

被引:0
|
作者
Sugimoto, Toshiki [1 ]
Tanimoto, Hiroshi [1 ]
Yoshizawa, Shingo [1 ]
机构
[1] Kitami Inst Technol, Dept Elect & Elect Engn, Kitami, Hokkaido 0908507, Japan
关键词
linearized SFADC; comparator; latch; common-mode input range; threshold voltage variation; ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We proposed a linearization technique with dynamic element matching for stochastic flash A-to-D converters (SFADCs), and estimated that 6-bit SFADC can be realized by using about 1,000 comparators through system level simulations. In this paper, we present circuit level design of the linearized SFADC. First, we discuss the difference between requirements of comparators for conventional flash ADC and linearized SFADC. It was made clear that the offset voltage distribution for the comparators must have the same variance within a required linear input range for proper linearization. Based on the considerations, we designed a comparator for 6-bit resolution of a linearized SFADC with 1 GHz sampling by using a standard 0.18 mu m CMOS process. The designed comparator has 15 mu V sensitivity at 1 GHz sampling by simulation. Monte Carlo simulation of input offset voltage for the comparators indicated 63 mV standard deviation. We applied the linearization technique that 1,024 comparators are divided into 8 groups of 128 comparators. It achieved wide linear input range of 580 mV. The simulation results show 38 dB of spurious free dynamic range for 100 MHz 500 mVp-p input sine wave. This verifies the feasibility of 6-bit 1 GHz linearized SFADC.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [1] A bipolar ECL comparator for a 4 GS/s and 6-bit flash A-to-D converter
    Kawada, S
    Sugimoto, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 1022 - 1024
  • [2] Linearlization of stochastic flash A-to-D converter
    Sugimoto T.
    Tanimoto H.
    Yoshizawa S.
    IEEJ Transactions on Electronics, Information and Systems, 2016, 136 (01) : 8 - 15
  • [3] Design method and automation of comparator generation for flash A/D converter
    Lee, DY
    Yoo, JC
    Choi, KS
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 138 - 142
  • [4] Comparator Testing in a Flash A/D Converter
    Onete, Cristian E.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 165 - 168
  • [5] Highly Efficient Comparator Design Automation for TIQ Flash A/D Converter
    Kim, Insoo
    Yoo, Jincheol
    Kim, JongSoo
    Choi, Kyusun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3415 - 3422
  • [6] FPGA Implementation of Stochastic Flash A-to-D Converter and Its Evaluation
    Takehata, Hisato
    Sugimoto, Toshiki
    Tanimoto, Hiroshi
    Yoshizawa, Shingo
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 311 - 314
  • [7] A Stochastic Flash A-to-D Converter with Dynamic Element Matching Technique
    Sugimoto, Toshiki
    Tanimoto, Hiroshi
    Yoshizawa, Shingo
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 307 - 310
  • [8] ANALOG A-TO-D CONVERTER
    BILHAN, H
    ELECTRONICS WORLD & WIRELESS WORLD, 1992, (1678): : 763 - 763
  • [9] FAST A-TO-D CONVERTER
    MCCHESNEY, P
    WIRELESS WORLD, 1981, 87 (1542): : 53 - 53
  • [10] CONTINUOUS A-TO-D CONVERTER
    DAHL, JE
    WHITEHEAD, JD
    WIRELESS WORLD, 1980, 86 (1532): : 89 - 89