Integrated parametric timing optimization of digital systems

被引:0
|
作者
Hsieh, HY [1 ]
Liu, WT
Calvin, R
机构
[1] Divio Inc, Sunnyvale, CA 94086 USA
[2] N Carolina State Univ, Elect Res Lab, Raleigh, NC 27695 USA
[3] Semicond Res Ctr, Res Triangle Pk, NC 27709 USA
关键词
clock skew; optimization; retiming; timing analysis;
D O I
10.1109/43.838997
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Clock skew optimization is a timing technique to improve system performance by employing scheduled skews at flip-flops, The integrated framework presented here includes a new linear programming (LP) formulation for the clock skew optimization problem, In this work, we use the concept of a global time frame, instead of a local one, to find a set of optimal skews to minimize system cycle time, The framework provides a firm theoretical foundation for scheduling skews into existing designs. Furthermore, we extend the LP formulation to accommodate retiming in the optimization process. Our framework allows for concurrent timing optimization of a design by retiming the circuit and scheduling clock skews at flip-flops. It is shown that this optimization can be formulated as a mixed-integer linear program and significantly reduce the clock period.
引用
收藏
页码:482 / 489
页数:8
相关论文
共 50 条
  • [1] Statistical timing for parametric yield prediction of digital integrated circuits
    Jess, JAG
    Kalafala, K
    Naidu, SR
    Otten, RHJM
    Visweswariah, C
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 932 - 937
  • [2] Statistical timing for parametric yield prediction of digital integrated circuits
    Jess, Jochen A. G.
    Kalafala, Kerim
    Naidu, Srinath R.
    Otten, Ralph H. J. M.
    Visweswariah, Chandu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2376 - 2392
  • [3] A statistical algorithm for power- and timing-limited parametric yield optimization of large integrated circuits
    Mani, Murari
    Devgan, Anirudh
    Orshansky, Michael
    Zhan, Yaping
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (10) : 1790 - 1802
  • [4] PARAMETRIC OPTIMIZATION OF STOCHASTIC SYSTEMS
    YUSUPOV, RM
    ZAKHARIN, FM
    ENGINEERING CYBERNETICS, 1971, 9 (04): : 758 - &
  • [5] Digital timing recovery for communication systems
    Mujica, FA
    Dasgupta, U
    Ali, M
    GLOBECOM'03: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-7, 2003, : 2130 - 2135
  • [6] Integrated Latch Placement and Cloning for Timing Optimization
    Jung, Jinwook
    Nam, Gi-Joon
    Chung, Woohyun
    Shin, Youngsoo
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (02)
  • [7] Integrated CMOS 0.15 ns digital timing generator for TDC's and clock distribution systems
    Christiansen, J.
    IEEE Transactions on Nuclear Science, 1995, 42 (4 pt 1): : 753 - 757
  • [8] AN INTEGRATED CMOS 0.15 NS DIGITAL TIMING GENERATOR FOR TDCS AND CLOCK DISTRIBUTION-SYSTEMS
    CHRISTIANSEN, J
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1995, 42 (04) : 753 - 757
  • [9] Transmitter timing optimization in digital simulcast networks
    Petrovic, R
    WIRELESS PERSONAL COMMUNICATIONS: ADVANCES IN COVERAGE AND CAPACITY, 1997, : 167 - 176
  • [10] Parametric timing analysis for real-time systems
    Wang, F
    INFORMATION AND COMPUTATION, 1996, 130 (02) : 131 - 150