共 50 条
- [41] Fabrication of self-aligned surface tunnel transistors with a 80-nm gate length JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2000, 39 (12B): : L1273 - L1276
- [44] FABRICATION AND OPTICAL-SWITCHING RESULTS OF THE DOUBLE-GATE STATIC-INDUCTION THYRISTOR WITH THE FIRST PLANAR-GATE AND THE SECOND BURIED-GATE STRUCTURE. Electron device letters, 1986, EDL-7 (03): : 175 - 178
- [46] Self-aligned (top and bottom) double-gate MOSFET with a 25 nm thick silicon channel INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 427 - 430
- [48] Structure design considerations of a sub-50 nm self-aligned double-gate MOSFET Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2002, 23 (12): : 1267 - 1274
- [50] Self-Aligned Four-Terminal Planar Metal Double-Gate Low-Temperature Polycrystalline-Silicon Thin-Film Transistors for System-on-Glass IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (11): : 1048 - 1054