Super-self-aligned back-gate/double-gate planar transistors: Novel fabrication approach

被引:2
|
作者
Lin, Hao [1 ]
Liu, Haitao
Kumar, Arvind
Avci, Uygar
Van Delden, Jay S.
Tiwari, Sandip
机构
[1] Cornell Univ, Sch Appl & Engn Phys, Ithaca, NY 14853 USA
[2] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14853 USA
来源
关键词
15;
D O I
10.1116/1.2397067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a reproducible, super-self-aligned approach for fabricating back-gate/double-gate transistors with a thin silicon channel and thick doped source/drain polysilicon access regions. Such a device structure can lead to ultimate electrostatic control of the channel without sacrificing source/drain series resistance in a deeply scaled field effect transistor. The approach consists of a unique combination of silicon complementary-metal-oxide-semiconductor front-end processing techniques, along with wafer bonding, sidewall spacer formation (in oxide and nitride), solid-state junction diffusion, and multistage chemical mechanical polishing for wafer-level planarization. The authors further demonstrate the formation of a reliable contact at the source/drain junction interface between doped polysilicon and the undoped silicon channel. In the design, through oxidation, the authors are able to introduce strain in the structure, as well as buried interconnects in a plane below the device. Both n-channel and p-channel devices have shown high drive currents, strong back-gate coupling, and high effective carrier mobility. (c) 2006 American Vacuum Society.
引用
收藏
页码:3230 / 3233
页数:4
相关论文
共 50 条
  • [41] Fabrication of self-aligned surface tunnel transistors with a 80-nm gate length
    Chun, YJ
    Uemura, T
    Baba, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2000, 39 (12B): : L1273 - L1276
  • [42] Self-Aligned Metal Double-Gate Low-Temperature Polycrystalline Silicon Thin-Film Transistors on Glass Substrate Using Back-Surface Exposure
    Hara, Akito
    Sato, Tadashi
    Kondo, Kenji
    Hirose, Kenta
    Kitahara, Kuninori
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (02)
  • [43] Fabrication and Characteristics of Self-Aligned Dual-Gate Single-Electron Transistors
    Lee, Dong Seup
    Kang, Sangwoo
    Kang, Kwon-Chil
    Lee, Joung-Eob
    Lee, Jung Hoon
    Song, Kwan-Jae
    Kim, Dong Myong
    Lee, Jong Duk
    Park, Byung-Gook
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2009, 8 (04) : 492 - 497
  • [44] FABRICATION AND OPTICAL-SWITCHING RESULTS OF THE DOUBLE-GATE STATIC-INDUCTION THYRISTOR WITH THE FIRST PLANAR-GATE AND THE SECOND BURIED-GATE STRUCTURE.
    Nishizawa, J.I.
    Tamamushi, T.
    Nonaka, K.
    Shimomura, S.
    Electron device letters, 1986, EDL-7 (03): : 175 - 178
  • [45] A Study of Super Junction Trench Gate IGBT with Fully Self-Aligned Fabrication Technology
    Yuan, Shoucai
    Liu, Yamei
    IETE JOURNAL OF RESEARCH, 2016, 62 (04) : 446 - 452
  • [46] Self-aligned (top and bottom) double-gate MOSFET with a 25 nm thick silicon channel
    Wong, HSP
    Chan, KK
    Taur, Y
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 427 - 430
  • [47] Implementation and characterization of self-aligned double-gate TFT with thin channel and thick source/drain
    Zhang, SD
    Han, RQ
    Sin, JKO
    Chan, M
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (05) : 718 - 724
  • [48] Structure design considerations of a sub-50 nm self-aligned double-gate MOSFET
    Yin, Huaxiang
    Xu, Qiuxia
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2002, 23 (12): : 1267 - 1274
  • [49] Fabrication of volcano-structured double-gate field emitter array by etch-back technique
    Soda, Takashi
    Nagao, Masayoshi
    Yasumuro, Chiaki
    Kanemaru, Seigo
    Sakai, Toshikatsu
    Saito, Nobuo
    Neo, Yoichiro
    Aoki, Toru
    Mimura, Hidenori
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (06) : 5252 - 5255
  • [50] Self-Aligned Four-Terminal Planar Metal Double-Gate Low-Temperature Polycrystalline-Silicon Thin-Film Transistors for System-on-Glass
    Hara, Akito
    Kamo, Shinya
    Sato, Tadashi
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (11): : 1048 - 1054