Super-self-aligned back-gate/double-gate planar transistors: Novel fabrication approach

被引:2
|
作者
Lin, Hao [1 ]
Liu, Haitao
Kumar, Arvind
Avci, Uygar
Van Delden, Jay S.
Tiwari, Sandip
机构
[1] Cornell Univ, Sch Appl & Engn Phys, Ithaca, NY 14853 USA
[2] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14853 USA
来源
关键词
15;
D O I
10.1116/1.2397067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a reproducible, super-self-aligned approach for fabricating back-gate/double-gate transistors with a thin silicon channel and thick doped source/drain polysilicon access regions. Such a device structure can lead to ultimate electrostatic control of the channel without sacrificing source/drain series resistance in a deeply scaled field effect transistor. The approach consists of a unique combination of silicon complementary-metal-oxide-semiconductor front-end processing techniques, along with wafer bonding, sidewall spacer formation (in oxide and nitride), solid-state junction diffusion, and multistage chemical mechanical polishing for wafer-level planarization. The authors further demonstrate the formation of a reliable contact at the source/drain junction interface between doped polysilicon and the undoped silicon channel. In the design, through oxidation, the authors are able to introduce strain in the structure, as well as buried interconnects in a plane below the device. Both n-channel and p-channel devices have shown high drive currents, strong back-gate coupling, and high effective carrier mobility. (c) 2006 American Vacuum Society.
引用
收藏
页码:3230 / 3233
页数:4
相关论文
共 50 条
  • [31] Fabrication and characteristics of back-gate black phosphorus effect field transistors based on PET flexible substrate
    Yao Xue
    Yaohua Jiang
    Fengping Li
    Rong Zhong
    Quan Wang
    Applied Nanoscience, 2020, 10 : 1433 - 1440
  • [32] Diminished short channel effects in nanoscale double-gate silicon-on-insulator metal-oxide-semiconductor field-effect-transistors due to induced back-gate step potential
    Kumar, MJ
    Reddy, GV
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (9A): : 6508 - 6509
  • [33] Self-Aligned Fabrication of Graphene RF Transistors with T-Shaped Gate
    Badmaev, Alexander
    Che, Yuchi
    Li, Zhen
    Wang, Chuan
    Zhou, Chongwu
    ACS NANO, 2012, 6 (04) : 3371 - 3376
  • [34] An Island Drain Double-Gate DeMOS With Self-Aligned Sub-Gate to Achieve Multifold Transient Frequency Enhancement
    Daulatabad, Shreeniwas
    Swain, Peeyusha Saurabha
    Gossner, Harald
    Baghini, Maryam Shojaei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (09) : 5074 - 5081
  • [35] Two gates are better than one - A planar self-aligned double-gate MOSFET technology to achieve the best on/off switching ratios as gate lengths shrink
    Solomon, PM
    Guarini, KW
    Zhang, Y
    Chan, KK
    Jones, EC
    Cohen, GM
    Krasnoperova, A
    Ronay, M
    Dokumaci, O
    Hovel, HJ
    Bucchignano, JJ
    Cabral, C
    Lavoie, C
    Ku, V
    Boyd, DC
    Petrarca, KS
    Yoon, JH
    Babich, IV
    Treichler, J
    Kozlowski, PM
    Newbury, JS
    D'Emic, CP
    Sicina, RM
    Benedict, J
    Wong, HSP
    IEEE CIRCUITS & DEVICES, 2003, 19 (01): : 48 - 62
  • [36] Hydrogenation in Self-Aligned Metal Double-Gate LT Poly-Si TFTs
    Shika, Yusuke
    Okabe, Yasunori
    Ogata, Hiroyuki
    Kondo, Kenji
    Hara, Akito
    IDW'11: PROCEEDINGS OF THE 18TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2011, : 185 - 186
  • [37] Double-Gate Si Nanowire FET Sensor Arrays For Label-Free C-Reactive Protein detection enabled by antibodies fragments and pseudo-super-Nernstian back-gate operation
    Capua, L.
    Sprunger, Y.
    Elettro, H.
    Grammoustianou, A.
    Midahuen, R.
    Ernst, T.
    Barraud, S.
    Gill, R.
    Ionescu, A. M.
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [38] Novel dynamic back-gate control technology for performance improvement in ultrathin double SOI LDMOS
    Li, Man
    Liu, Anqi
    Yao, Jiafei
    Zhang, Jun
    Wang, Zixuan
    Liu, Fanyu
    Guo, Yufeng
    JOURNAL OF POWER ELECTRONICS, 2025, 25 (01) : 139 - 148
  • [39] New insights into self-heating in double-gate transistors by solving Boltzmann transport equations
    Nghiem, T. Thu Trang
    Saint-Martin, J.
    Dollfus, P.
    JOURNAL OF APPLIED PHYSICS, 2014, 116 (07)