Super-self-aligned back-gate/double-gate planar transistors: Novel fabrication approach

被引:2
|
作者
Lin, Hao [1 ]
Liu, Haitao
Kumar, Arvind
Avci, Uygar
Van Delden, Jay S.
Tiwari, Sandip
机构
[1] Cornell Univ, Sch Appl & Engn Phys, Ithaca, NY 14853 USA
[2] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14853 USA
来源
关键词
15;
D O I
10.1116/1.2397067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a reproducible, super-self-aligned approach for fabricating back-gate/double-gate transistors with a thin silicon channel and thick doped source/drain polysilicon access regions. Such a device structure can lead to ultimate electrostatic control of the channel without sacrificing source/drain series resistance in a deeply scaled field effect transistor. The approach consists of a unique combination of silicon complementary-metal-oxide-semiconductor front-end processing techniques, along with wafer bonding, sidewall spacer formation (in oxide and nitride), solid-state junction diffusion, and multistage chemical mechanical polishing for wafer-level planarization. The authors further demonstrate the formation of a reliable contact at the source/drain junction interface between doped polysilicon and the undoped silicon channel. In the design, through oxidation, the authors are able to introduce strain in the structure, as well as buried interconnects in a plane below the device. Both n-channel and p-channel devices have shown high drive currents, strong back-gate coupling, and high effective carrier mobility. (c) 2006 American Vacuum Society.
引用
收藏
页码:3230 / 3233
页数:4
相关论文
共 50 条
  • [1] Strained-Si channel super-self-aligned back-gate/double-gate planar transistors
    Lin, Hao
    Liu, Haitao
    Kumar, Arvind
    Avci, Uygar
    Van Delden, Jay S.
    Tiwari, Sandip
    Kumar, Arvind
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (06) : 506 - 508
  • [2] Extremely-scaled double-gate CMOS with non-self-aligned back gate
    Kim, K
    Hanafi, HI
    Cai, J
    Chuang, CT
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TSA-TECH), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 110 - 111
  • [3] A novel self-aligned double-gate TFT technology
    Zhang, SD
    Han, RQ
    Sin, JKO
    Chan, MS
    IEEE ELECTRON DEVICE LETTERS, 2001, 22 (11) : 530 - 532
  • [4] Novel process for fully self-aligned planar ultrathin body Double-Gate FET
    Shenoy, RS
    Saraswat, KC
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 190 - 191
  • [5] Self-aligned planar double-gate field-effect transistors fabricated by a source/drain first process
    Sakamoto, K
    Huda, MQ
    Ishii, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2005, 44 (1-7): : L147 - L149
  • [6] Double-Gate FDSOI Based SRAM Bitcell Circuit Designs with Different Back-Gate Biasing Configurations
    Mohammed, Mahmood Uddin
    Nizam, Athiya
    Chowdhury, Masud H.
    2018 IEEE NANOTECHNOLOGY SYMPOSIUM (ANTS), 2018,
  • [7] Fabrication and properties of self-aligned double-gate poly-Si TFT
    Zhang, SD
    Chan, MS
    Han, RQ
    Guan, XL
    Liu, XY
    Wang, YY
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 1442 - 1445
  • [8] Off-state current and performance analysis for double-gate CMOS with non-self-aligned back gate
    Kim, K
    Hanafi, HI
    Cai, J
    Chuang, CT
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (09) : 2104 - 2107
  • [9] A self-aligned double-gate polysilicon TFT technology
    Zhang, SD
    Han, R
    Sin, JKO
    Chan, MS
    2001 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, PROCEEDINGS, 2001, : 395 - 398
  • [10] Flexible Self-Aligned Double-Gate IGZO TFT
    Muenzenrieder, Niko
    Voser, Pascal
    Petti, Luisa
    Zysset, Christoph
    Buethe, Lars
    Vogt, Christian
    Salvatore, Giovanni A.
    Troester, Gerhard
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (01) : 69 - 71