A comparison of SEU tolerance in high-speed SiGe HBT digital logic designed with multiple circuit architectures

被引:28
|
作者
Niu, GF [1 ]
Krithivasan, R
Cressler, JD
Riggs, PA
Randall, BA
Marshall, PW
Reed, RA
Gilbert, B
机构
[1] Auburn Univ, Dept Elect Commun Engn, Auburn, AL 36849 USA
[2] Mayo Fdn, Rochester, MN 55905 USA
[3] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
关键词
charge collection; circuit modeling; current-mode logic; heterojunction bipolar transistor (HBT); SiGe; single event effects;
D O I
10.1109/TNS.2002.805390
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single-event upset (SEU) responses of three D flip-flop circuits, including two unhardened, and one current-sharing hardened (CSH) circuit, are examined using device and circuit simulation. The circuit that implements the conventional D flip-flop logic using standard bipolar NAND gates shows much better SEU performance than the other two. Cross coupling at transistor level in the storage cell of the other two circuits increases their vulnerability to SEU. The observed differences are explained by analyzing the differential output of the emitter coupled pair being hit. These results suggest a potential path for achieving sufficient SEU tolerance in high-speed SiGe heterojunction bipolar transistor (HBT) digital logic for many space applications.
引用
收藏
页码:3107 / 3114
页数:8
相关论文
共 50 条
  • [41] Digital Circuit Design for a High-Speed Direct Digital Frequency Synthesizer
    Yu, Jinshan
    Zhang, Ruitao
    Li, YuJing
    Fu, Dongbing
    Li, RuZhang
    Yao, Yafeng
    Li, Tun
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 162 - +
  • [42] High-speed divide-by-4/5 prescalers with merged and gates using gainp/gaas hbt and sige hbt technolmes
    Wei, Hung-Ju
    Meng, Chinchun
    Chang, YuWen
    Lin, Yi-Chen
    Huan, Guo-Wei
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2008, 50 (06) : 1498 - 1500
  • [43] HIGH-SPEED DIGITAL DIRECTIONAL COMPARISON RELAYING
    PRAKASH, KS
    MALIK, OP
    HOPE, GS
    ELECTRIC MACHINES AND POWER SYSTEMS, 1988, 15 (06): : 353 - 369
  • [44] A COMPARISON OF SEMICONDUCTOR-DEVICES FOR HIGH-SPEED LOGIC
    SOLOMON, PM
    PROCEEDINGS OF THE IEEE, 1982, 70 (05) : 489 - 509
  • [45] SEU Characterization of High-speed Analog-to-digital Converter Based on Beat Frequency
    Peng H.
    Li Z.
    Zheng H.
    Yu C.
    Yuanzineng Kexue Jishu/Atomic Energy Science and Technology, 2020, 54 (05): : 857 - 862
  • [46] A Performance & Power Comparison of Modern High-Speed DRAM Architectures
    Li, Shang
    Reddy, Dhiraj
    Jacob, Bruce
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS (MEMSYS 2018), 2018, : 341 - 353
  • [47] Research on EMC Problem in High-Speed Digital Clock Circuit
    Tong, Weiming
    Zhang, Zhong
    Li, Fengge
    2011 INTERNATIONAL CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND AUTOMATION (CCCA 2011), VOL III, 2010, : 289 - 292
  • [48] Circuit improvements for high-speed domino logic: for the Manchester carry chain
    Blair, GM
    ELECTRONICS LETTERS, 1998, 34 (03) : 247 - 248
  • [49] A high-speed four-channel integrated optical receiver array using SiGe HBT technology
    Park, SM
    Toumazou, C
    Papavassiliou, C
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 433 - 436
  • [50] High-speed self-aligned SiGe HBT and application to optical-fiber-link ICs
    Shimamoto, H
    Ohue, E
    Oda, K
    Hayami, R
    Tanabe, M
    Masuda, T
    Shiramizu, N
    Arakawa, F
    Ohhata, K
    Kondo, M
    Harada, T
    Washio, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2002, 85 (07): : 66 - 76