A comparison of SEU tolerance in high-speed SiGe HBT digital logic designed with multiple circuit architectures

被引:28
|
作者
Niu, GF [1 ]
Krithivasan, R
Cressler, JD
Riggs, PA
Randall, BA
Marshall, PW
Reed, RA
Gilbert, B
机构
[1] Auburn Univ, Dept Elect Commun Engn, Auburn, AL 36849 USA
[2] Mayo Fdn, Rochester, MN 55905 USA
[3] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
关键词
charge collection; circuit modeling; current-mode logic; heterojunction bipolar transistor (HBT); SiGe; single event effects;
D O I
10.1109/TNS.2002.805390
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single-event upset (SEU) responses of three D flip-flop circuits, including two unhardened, and one current-sharing hardened (CSH) circuit, are examined using device and circuit simulation. The circuit that implements the conventional D flip-flop logic using standard bipolar NAND gates shows much better SEU performance than the other two. Cross coupling at transistor level in the storage cell of the other two circuits increases their vulnerability to SEU. The observed differences are explained by analyzing the differential output of the emitter coupled pair being hit. These results suggest a potential path for achieving sufficient SEU tolerance in high-speed SiGe heterojunction bipolar transistor (HBT) digital logic for many space applications.
引用
收藏
页码:3107 / 3114
页数:8
相关论文
共 50 条
  • [31] Design and implement of high fan-in logic in high-speed circuit
    Chen, Xun
    Feng, Chaochao
    Wang, Yanning
    Li, Shaoqing
    Zhang, Minxuan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 52 - 55
  • [33] NEW HIGH-SPEED DIGITAL LEASED CIRCUIT SYSTEM
    SAKAMOTO, M
    TAMAKI, N
    NTT REVIEW, 1990, 2 (05): : 42 - 51
  • [34] HIGH-SPEED DIGITAL LEASED CIRCUIT SERVICE IN JAPAN
    KUSAHARA, K
    JAPAN TELECOMMUNICATIONS REVIEW, 1985, 27 (03): : 167 - 172
  • [35] Characterisations of Electromagnetic Emission of a High-Speed Digital Circuit
    Mustam, Saizalmursidi Md
    Jenu, Mohd Zarar Mohd
    2008 IEEE INTERNATIONAL RF AND MICROWAVE CONFERENCE, PROCEEDINGS, 2008, : 161 - 165
  • [37] Parallel digital architectures for high-speed adaptive DSSS receivers
    Berner, S
    De Leon, P
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1298 - 1302
  • [38] Reliability of high-speed SiGe:C HBT under electrical stress close to the SOA limit
    Jacquet, T.
    Sasso, G.
    Chakravorty, A.
    Rinaldi, N.
    Aufinger, K.
    Zimmer, T.
    d'Alessandro, V.
    Maneux, C.
    MICROELECTRONICS RELIABILITY, 2015, 55 (9-10) : 1433 - 1437
  • [39] Promoting emitter diffusion process and optimization of vertical profiles for high-speed SiGe HBT/BiCMOS
    Miura, M
    Shimamoto, H
    Hayami, R
    Kodama, A
    Tominari, T
    Hashimoto, T
    Washio, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 857 - 865
  • [40] Integrated Circuit Architectures for High-speed Time-resolved Imaging
    Zlatanski, Martin
    Uhring, Wilfried
    Le Normand, Jean-Pierre
    Zint, Chantal-Virginie
    Mathiot, Daniel
    2010 FOURTH INTERNATIONAL CONFERENCE ON SENSOR TECHNOLOGIES AND APPLICATIONS (SENSORCOMM), 2008, : 84 - 89