Thermal stress analysis of the low-k layer in a flip-chip package

被引:10
|
作者
Wang, L. [1 ,2 ,3 ]
Xu, C. [2 ]
Lin, L. [1 ]
Yang, C. [1 ]
Wang, J. [1 ]
Xiao, F. [1 ]
Zhang, W. [2 ,3 ]
机构
[1] Fudan Univ, Dept Mat Sci, Shanghai 200433, Peoples R China
[2] Natl Ctr Adv Packaging, Bldg D1,200 Linghu Blvd, Wuxi 214135, Jiangsu, Peoples R China
[3] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
Finite elements analysis; Reliability; Low-k layer; Chip package interaction; Dielectric crack;
D O I
10.1016/j.mee.2016.06.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The structural integrity on low-k layers is a major reliability concern on three-dimensional packaging technology. The low-k material used in dies has a reduced stiffness and adhesion strength to the barrier materials, which makes the back-end-of-line (BEOL) structure much more vulnerable to the externally applied thermal stress during the flip-chip packaging. This thermal stress can cause a serious impact on the reliability and yield of electronic components, and hence the stress optimization is required. This paper aims to create an equivalent thermal stress model to evaluate the stress conditions in different low-k layers generated during the assembly. The model has only one sub-model and is verified by the flip-chip assembly of a 40 nm technology node chip. It is shown that this thermal stress model has the potential to predict the stress variation tendency in the different BEOL layers and hence can be used for the chip packaging interaction study. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [41] Coupled Computational Thermal and Mechanical Analysis of a Single Chip Flip Chip Module with low-k dielectric medium
    Mirza, Fahad
    Raman, Thiagarajan
    Ghalambor, Saeed
    Bastawros, Ashraf
    Agonafer, Dereje
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2011, VOL 11, 2012, : 353 - 358
  • [42] Chip-Package interaction stress analysis and optimization for a 14nm extreme low-k chip of FCCSP package
    Han, Shunfeng
    Li, Dejian
    Feng, Xi
    Guan, Yuan
    Li, Bofu
    Li, Dameng
    Liu, Yunting
    Liu, Fengman
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [43] Below 45nm Low-k Layer Stress Minimization Guide for High-Performance Flip-Chip Packages with Copper Pillar Bumping
    Lee, Min Woo
    Kim, Jin Young
    Kim, Jae Dong
    Lee, Choon Heung
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1623 - 1630
  • [44] Development of thin flip-chip BGA for package on package
    Suzuki, Yasuhiro
    Kayashima, Yuuji
    Maeda, Takehik
    Matsuura, Yoshihiro
    Sekiguchi, Tomobisa
    Watanabe, Akio
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 8 - +
  • [45] Reliability of flip chip package-thermal stress on flip chip joint
    Tsukada, Y., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (16):
  • [46] Estimation of warpage and thermal stress of IVHs in flip-chip ball grid arrays package by FEM
    Cho, Seunghyun
    Cho, Soonjin
    Lee, Joseph Y.
    MICROELECTRONICS RELIABILITY, 2008, 48 (02) : 300 - 309
  • [47] Finite Element Analysis of Copper Pillar Interconnect Stress of Flip-chip Chip-Scale Package
    Afripin, Amirul
    Carpenter, Burt
    Hauck, Torsten
    2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
  • [48] Lock-in Thermography for Flip-chip Package Failure Analysis
    Cao, Lihong
    Venkata, Manasa
    Huynh, Jeffery
    Tan, Joseph
    Tay, Meng-Yeow
    Qiu, Wen
    Wadhwa, Kannu
    Schlangen, Rudolf
    ISTFA 2012: CONFERENCE PROCEEDINGS FROM THE 38TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2012, : 316 - 324
  • [49] Ultra low-k die crack study for lead free solder bump flip-chip packaging
    Chen, K. M.
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2011, 22 (08) : 988 - 994
  • [50] Ultra low-k die crack study for lead free solder bump flip-chip packaging
    K. M. Chen
    Journal of Materials Science: Materials in Electronics, 2011, 22 : 988 - 994