共 50 条
- [41] Coupled Computational Thermal and Mechanical Analysis of a Single Chip Flip Chip Module with low-k dielectric medium PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2011, VOL 11, 2012, : 353 - 358
- [42] Chip-Package interaction stress analysis and optimization for a 14nm extreme low-k chip of FCCSP package 2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
- [43] Below 45nm Low-k Layer Stress Minimization Guide for High-Performance Flip-Chip Packages with Copper Pillar Bumping 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1623 - 1630
- [44] Development of thin flip-chip BGA for package on package 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 8 - +
- [45] Reliability of flip chip package-thermal stress on flip chip joint Tsukada, Y., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (16):
- [47] Finite Element Analysis of Copper Pillar Interconnect Stress of Flip-chip Chip-Scale Package 2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
- [48] Lock-in Thermography for Flip-chip Package Failure Analysis ISTFA 2012: CONFERENCE PROCEEDINGS FROM THE 38TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2012, : 316 - 324
- [50] Ultra low-k die crack study for lead free solder bump flip-chip packaging Journal of Materials Science: Materials in Electronics, 2011, 22 : 988 - 994