Thermal stress analysis of the low-k layer in a flip-chip package

被引:10
|
作者
Wang, L. [1 ,2 ,3 ]
Xu, C. [2 ]
Lin, L. [1 ]
Yang, C. [1 ]
Wang, J. [1 ]
Xiao, F. [1 ]
Zhang, W. [2 ,3 ]
机构
[1] Fudan Univ, Dept Mat Sci, Shanghai 200433, Peoples R China
[2] Natl Ctr Adv Packaging, Bldg D1,200 Linghu Blvd, Wuxi 214135, Jiangsu, Peoples R China
[3] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
Finite elements analysis; Reliability; Low-k layer; Chip package interaction; Dielectric crack;
D O I
10.1016/j.mee.2016.06.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The structural integrity on low-k layers is a major reliability concern on three-dimensional packaging technology. The low-k material used in dies has a reduced stiffness and adhesion strength to the barrier materials, which makes the back-end-of-line (BEOL) structure much more vulnerable to the externally applied thermal stress during the flip-chip packaging. This thermal stress can cause a serious impact on the reliability and yield of electronic components, and hence the stress optimization is required. This paper aims to create an equivalent thermal stress model to evaluate the stress conditions in different low-k layers generated during the assembly. The model has only one sub-model and is verified by the flip-chip assembly of a 40 nm technology node chip. It is shown that this thermal stress model has the potential to predict the stress variation tendency in the different BEOL layers and hence can be used for the chip packaging interaction study. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [31] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics
    Wang, Yiwei
    Lu, Kuan H.
    Im, Jay
    Ho, Paul S.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
  • [32] Thermal contact analysis of Flip-Chip package considering microscopic contacts of double-layer thermal interface materials
    Wang, Chen
    Lin, Qiyin
    Pan, Zongkun
    Hong, Jun
    Zhou, Yicong
    APPLIED ENERGY, 2024, 356
  • [33] Chip Package Interaction Analysis for Cu/Ultra Low-k Large Die Flip Chip Ball Grid Array
    Uchibori, Chihiro J.
    Lee, Michael
    Zhang, Xeufeng
    Ho, Paul S.
    IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 87 - +
  • [34] Impact of Chip Package Interaction on Cu/Ultra low-k interconnect delamination in Flip Chip Package with large die
    Uchibori, Chihiro J.
    Lee, Michael
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 217 - 219
  • [35] Stress Analysis for Chip-Package Interaction of Cu/Low-k Multilayer Interconnects
    Kumagai, Yukihiro
    Ohta, Hiroyuki
    Fujisawa, Masahiko
    Iwamoto, Takeshi
    Ohsaki, Akihiko
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (05) : 05FG031 - 05FG034
  • [36] Analysis of fatigue delamination growth in flip-chip package
    Y.-S. Lai
    C.-H. Chen
    T.-C. Chiu
    Acta Mechanica, 2014, 225 : 2761 - 2773
  • [37] Analysis of fatigue delamination growth in flip-chip package
    Lai, Y. -S.
    Chen, C. -H.
    Chiu, T. -C.
    ACTA MECHANICA, 2014, 225 (10) : 2761 - 2773
  • [38] Thermal performance of a high end flip-chip organic package
    Calmidi, VV
    Sathe, SB
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 511 - 516
  • [39] Capillary Flow Analysis of Underfill in Flip-Chip Package
    Li, Yulong
    Zhong, Cheng
    Peng, Xu
    Li, Chenglong
    Jiang, Ruoyu
    Lu, Jibao
    Sun, Rong
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [40] Fluxonium qubits in a flip-chip package
    Somoroff, Aaron
    Truitt, Patrick
    Weis, Adam
    Bernhardt, Jacob
    Yohannes, Daniel
    Walter, Jason
    Kalashnikov, Konstantin
    Renzullo, Mario
    Mencia, Raymond A.
    Vavilov, Maxim G.
    Manucharyan, Vladimir E.
    Vernik, Igor V.
    Mukhanov, Oleg A.
    PHYSICAL REVIEW APPLIED, 2024, 21 (02)