Analysis of the impact of reticle CD variations on the available process windows for a 100nm CMOS process

被引:0
|
作者
Verhaegen, S
Vandenberghe, G
Jonckheere, RM
Ronse, KR
机构
来源
22ND ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PTS 1 AND 2 | 2002年 / 4889卷
关键词
mask specifications; flexible mask specifications; OPC; writing grid; process window analysis; 193nm lithography;
D O I
10.1117/12.467915
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
With the decreasing gate length and pitch, line-width variations on the mask become more and more important. In low k1 imaging situations often a high Mask Error Enhancement Factor (MEEF) is present and optical proximity correction (OPC) is used to correct for printed CD variation through pitch. In such situations it is often not clear what the impact of reticle line-width variations is on the performance of the litho process and what the interaction is with other process variations present in the litho process. In this manuscript a method will be explained to derive the impact of the reticle CD deviations on the process windows for low k1 imaging. This method will allow varying the various reticle specifications: the CD mean-to-target and uniformity, the writing grid size and the pitch proximity effect during reticle fabrication. By varying these input parameters and looking at the corresponding process window reductions a more founded decision can de made about the specification for these parameters when ordering reticles. After explaining the method also a reality check will be done for a 100nm CMOS process with a modem 193nm resist on a high NA (63 and 0.75) ArF scanner.
引用
收藏
页码:197 / 208
页数:12
相关论文
共 50 条
  • [21] Analysis of total CD uniformity at sub 100nm DRAM patterning by using KrF lithography
    Kim, YS
    You, TJ
    Kim, JS
    Kim, SK
    Kong, KK
    Kim, YD
    Kim, YS
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVII, PTS 1 AND 2, 2003, 5038 : 1107 - 1113
  • [22] Impact of technology scaling and process variations on RF CMOS devices
    Hassan, H
    Anis, M
    Elmasry, M
    MICROELECTRONICS JOURNAL, 2006, 37 (04) : 275 - 282
  • [23] Impact of Process and Temperature Variations on the Design of CMOS Colpitts Oscillators
    Taha, I. Y.
    Mirhassani, M.
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [24] Dependence of 20 nm C/H CD Windows on Critical Process Parameters
    Chen, Wei-Su
    Gu, Pei-Yi
    Tsai, Ming-Jinn
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVII, PTS 1 AND 2, 2010, 7639
  • [25] Meeting the well doping requirement of sub 100nm devices - Process performance characteristics of the VIISta 3000 implanter
    Norasetthekul, S
    Guo, BN
    Flanagan, J
    Variam, N
    Mehta, S
    IIT2002: ION IMPLANTATION TECHNOLOGY, PROCEEDINGS, 2003, : 530 - 533
  • [26] A simulation study on the impact of lithographic process variations on CMOS device performance
    Fuehner, Tim
    Kampen, Christian
    Kodrasi, Ina
    Burenkov, Alexander
    Erdmann, Andreas
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
  • [27] Process Variations in Sub-Threshold SRAM Cells in 65nm CMOS
    Moradi, Farshad
    Wisland, Dag
    Berg, Yngvar
    Aunet, Snorre
    Cao, Tuan Vu
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 371 - 374
  • [28] Analysis of the impact of process variations on clock skew
    Zanella, S
    Nardi, A
    Neviani, A
    Quarantelli, M
    Saxena, S
    Guardiani, C
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (04) : 401 - 407
  • [29] Characterization of sub-100 nm CMOS process using screening experiment technique
    Srinivasaiah, HC
    Bhat, N
    SOLID-STATE ELECTRONICS, 2005, 49 (03) : 431 - 436
  • [30] A Ka-Band Front-End in 100nm GaAs Process for In-Band Full Duplex Communications
    Cetin, Talat
    Onol, Can
    Selcuk, Gokhun
    PROCEEDINGS OF 18TH INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES (IEEE EUROCON 2019), 2019,