共 50 条
- [21] Analysis of total CD uniformity at sub 100nm DRAM patterning by using KrF lithography METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVII, PTS 1 AND 2, 2003, 5038 : 1107 - 1113
- [23] Impact of Process and Temperature Variations on the Design of CMOS Colpitts Oscillators 2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
- [24] Dependence of 20 nm C/H CD Windows on Critical Process Parameters ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVII, PTS 1 AND 2, 2010, 7639
- [25] Meeting the well doping requirement of sub 100nm devices - Process performance characteristics of the VIISta 3000 implanter IIT2002: ION IMPLANTATION TECHNOLOGY, PROCEEDINGS, 2003, : 530 - 533
- [26] A simulation study on the impact of lithographic process variations on CMOS device performance OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
- [27] Process Variations in Sub-Threshold SRAM Cells in 65nm CMOS 2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 371 - 374
- [30] A Ka-Band Front-End in 100nm GaAs Process for In-Band Full Duplex Communications PROCEEDINGS OF 18TH INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES (IEEE EUROCON 2019), 2019,