Design and implementation of a parallel verilog simulator: PVSim

被引:0
|
作者
Li, T [1 ]
Guo, Y [1 ]
Li, SK [1 ]
机构
[1] Natl Univ Def Technol, HuNan 410073, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Parallel HDL simulation is an efficient method to accelerate the verification process of large complex VLSI system design This paper presents a parallel Verilog simulator - PVSim, which bases on optimistic asynchronous. parallel simulation algorithm and MPI library. A new module-based simulation component mapping method is proposed And an efficient module-based partition algorithm combined with pre-simulation partition algorithm is adopted. This paper introduces the architecture of PVSim, the Verilog component mapping techniques, the distributed simulation cycle arrangement and the circuit partition algorithm in detail. Experimental results show that PVSim can get promising speedup, as well as distributed workload and communication cost across processors.
引用
收藏
页码:329 / 334
页数:6
相关论文
共 50 条
  • [11] Verilog HDL Simulator Technology: A Survey
    Tan, Tze Sin
    Rosdi, Bakhtiar Affendi
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (03): : 255 - 269
  • [12] A Scalable Symbolic Simulator for Verilog RTL
    Sunkari, Sasidhar
    Chakraborty, Supratik
    Vedula, Vivekananda
    Maneparambil, Kailasnath
    MTV 2007: EIGHTH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION, PROCEEDINGS, 2008, : 51 - +
  • [13] Implementation of High Speed Radix-10 Parallel Multiplier using Verilog
    Negi, Sonam
    Madduri, Pitchaiah
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [14] Implementation of High Speed Radix-10 Parallel Multiplier using Verilog
    Negi, Sonam
    Madduri, Pitchaiah
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [15] Hardware Implementation of Image Dehazing Mechanism using Verilog HDT, and Parallel DCP
    Ghosh, Avra
    Roy, Sangita
    Chaudhuri, Sheli Sinha
    PROCEEDINGS OF 2020 IEEE APPLIED SIGNAL PROCESSING CONFERENCE (ASPCON 2020), 2020, : 283 - 287
  • [16] The Design and Implementation of Digital Satellite Simulator
    Han, Dong
    Lu, Wen-gao
    Song, Lei
    Zhang, Shao-po
    Gao, Ru
    SIGNAL AND INFORMATION PROCESSING, NETWORKING AND COMPUTERS (ICSINC), 2019, 550 : 124 - 130
  • [17] Design and Implementation of A Solar Array Simulator
    Wang Kui
    Li Yongdong
    Rao Jianye
    Sun Min
    ICEMS 2008: PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS, VOLS 1- 8, 2008, : 2633 - 2636
  • [18] Design and Implementation of Digital Sensor Simulator
    Wang, Gaifang
    Fan, Fengfeng
    Xing, Xitao
    Wang, Yong
    INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY II, PTS 1-4, 2013, 411-414 : 1581 - +
  • [19] Design and implementation of a memory model simulator
    Wu, Junmin
    Yang, Chao
    Chen, Guoliang
    Zhang, Miaohui
    Men, Ke
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2005, 42 (03): : 394 - 403
  • [20] Design and implementation of a new photovoltaic simulator
    Beser, Ersoy
    ELECTRICAL ENGINEERING, 2024, 106 (04) : 4561 - 4574