Heterogeneous 3-D Integration of Multitier Compute-in-Memory Accelerators: An Electrical-Thermal Co-Design

被引:15
|
作者
Peng, Xiaochen [1 ]
Kaul, Ankit [1 ]
Bakir, Muhannad S. [1 ]
Yu, Shimeng [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Compute-in-memory (CIM); emerging nonvolatile memory (eNVM); heterogeneous 3-D integration (H3D); machine learning accelerator; through-silicon via (TSV); TECHNOLOGY;
D O I
10.1109/TED.2021.3111857
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Emerging nonvolatile memory (eNVM)-based compute-in-memory (CIM) accelerators have been proven in silicon for machine learning at the macrolevel. To fully unleash the system-level benefits, the heterogeneous 3-D integration (H3D) using through-silicon via (TSV) is a promising approach, to: 1) address the challenges of areahungry peripheries in CIM accelerators; 2) solve the 2-D scaling challenges of eNVM; and 3) stack enormous amount of embedded memories that are required in state-of-theart deep neural network models. This article presents an electrical-thermal co-design of multitier CIM accelerators, based on SRAMand/oreNVM, with hybrid technology nodes for logic andmemory tiers. We benchmark the CIMaccelerators on 8-bit ResNet-34 for ImageNet recognition, with layerby-layer and pipelined schemes, respectively. By sweeping TSV diameter from 30 mu m to 100 nm, we investigate the tradeoffs of system performance metrics (TOPS/W, TOPS, and TOPS/mm(2)) and H3D challenges (thermal and IR-drop in power delivery). Finally, we find the sweet spot of TSV diameter for multitier H3D system is 1-3 mu m, to guarantee balanced area-overhead, performance, and IR-drop in power delivery. The extended benchmark framework is released onGitHub ( https:// github. com/ neurosim) as an open-source tool for the research community.
引用
收藏
页码:5598 / 5605
页数:8
相关论文
共 50 条
  • [41] Co-Design of Signal, Power, and Thermal Distribution Networks for 3D ICs
    Lee, Young-Joon
    Kim, Yoon Jo
    Huang, Gang
    Bakir, Muhannad
    Joshi, Yogendra
    Fedorov, Andrei
    Lim, Sung Kyu
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 610 - +
  • [42] Thermal Characterization of 3-D Stacked Heterogeneous Integration (HI) Package for HighPower Computing Applications
    Jain, Aakrati
    Miyazawa, Risa
    Raghavan, Sathya
    Chowdhury, Prabudhya Roy
    Farooq, Mukta Ghate
    Kumar, Arvind
    Sakuma, Katsuyuki
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1219 - 1225
  • [43] NicePIM: Design Space Exploration for Processing-In-Memory DNN Accelerators With 3-D Stacked-DRAM
    Wang, Junpeng
    Ge, Mengke
    Ding, Bo
    Xu, Qi
    Chen, Song
    Kang, Yi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (05) : 1456 - 1469
  • [44] Algorithm/architecture co-design of 3-D spatio-temporal motion estimation for video coding
    Lee, Gwo Giun
    Wang, Ming-Jiun
    Lin, He-Yuan
    Su, Drew Wei-Chi
    Lin, Bo-Yun
    IEEE TRANSACTIONS ON MULTIMEDIA, 2007, 9 (03) : 455 - 465
  • [45] Co-design of Thermal Management with System Architecture and Power Management for 3D ICs
    Roy, Rishav
    Das, Shidhartha
    Labbe, Benoit
    Mathur, Rahul
    Jeloka, Supreet
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 211 - 220
  • [46] Integral 3-D thermal, electrical and mechanical design of an automotive DC/DC converter
    Gerber, M
    Ferreira, JA
    Seliger, N
    Hofsajer, IW
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2005, 20 (03) : 566 - 575
  • [47] Innovative Electrical Thermal Co-design of Ultra-high Q TPV-based 3D Inductors in Glass Packages
    Kim, Min Suk
    Pulugurtha, Markondeya Raj
    Wu, Zihan
    Sundaram, Venky
    Tummala, Rao
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2384 - 2388
  • [48] Electrical-Thermal Co-Simulation of 3D Integrated Systems With Micro-Fluidic Cooling and Joule Heating Effects
    Xie, Jianyong
    Swaminathan, Madhavan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 234 - 246
  • [49] Design and Fabrication of a TR Microsystem in Ka-Band With Si-Based 3-D Heterogeneous Integration
    Yu, Faxin
    Guo, Xi
    Ma, Siyuan
    Wang, Chenge
    Feng, Guangjian
    Wang, Zhiyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2024, 14 (05): : 862 - 871
  • [50] 2D vs 3D Integration: Architecture-Technology Co-Design for Future Mobile MPSoC Platforms
    Agrawal, Prashant
    Milojevic, Dragomir
    Raghavan, Praveen
    Catthoor, Francky
    Van der Perre, Liesbet
    Beyne, Eric
    Varadarajan, Ravi
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 381 - 383