Heterogeneous 3-D Integration of Multitier Compute-in-Memory Accelerators: An Electrical-Thermal Co-Design

被引:15
|
作者
Peng, Xiaochen [1 ]
Kaul, Ankit [1 ]
Bakir, Muhannad S. [1 ]
Yu, Shimeng [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Compute-in-memory (CIM); emerging nonvolatile memory (eNVM); heterogeneous 3-D integration (H3D); machine learning accelerator; through-silicon via (TSV); TECHNOLOGY;
D O I
10.1109/TED.2021.3111857
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Emerging nonvolatile memory (eNVM)-based compute-in-memory (CIM) accelerators have been proven in silicon for machine learning at the macrolevel. To fully unleash the system-level benefits, the heterogeneous 3-D integration (H3D) using through-silicon via (TSV) is a promising approach, to: 1) address the challenges of areahungry peripheries in CIM accelerators; 2) solve the 2-D scaling challenges of eNVM; and 3) stack enormous amount of embedded memories that are required in state-of-theart deep neural network models. This article presents an electrical-thermal co-design of multitier CIM accelerators, based on SRAMand/oreNVM, with hybrid technology nodes for logic andmemory tiers. We benchmark the CIMaccelerators on 8-bit ResNet-34 for ImageNet recognition, with layerby-layer and pipelined schemes, respectively. By sweeping TSV diameter from 30 mu m to 100 nm, we investigate the tradeoffs of system performance metrics (TOPS/W, TOPS, and TOPS/mm(2)) and H3D challenges (thermal and IR-drop in power delivery). Finally, we find the sweet spot of TSV diameter for multitier H3D system is 1-3 mu m, to guarantee balanced area-overhead, performance, and IR-drop in power delivery. The extended benchmark framework is released onGitHub ( https:// github. com/ neurosim) as an open-source tool for the research community.
引用
收藏
页码:5598 / 5605
页数:8
相关论文
共 50 条
  • [21] H3DAtten: Heterogeneous 3-D Integrated Hybrid Analog and Digital Compute-in-Memory Accelerator for Vision Transformer Self-Attention
    Li, Wantong
    Manley, Madison
    Read, James
    Kaul, Ankit
    Bakir, Muhannad S.
    Yu, Shimeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (10) : 1592 - 1602
  • [22] A System-Level Exploration of Binary Neural Network Accelerators with Monolithic 3D Based Compute-in-Memory SRAM
    Choi, Jeong Hwan
    Gong, Young-Ho
    Chung, Sung Woo
    ELECTRONICS, 2021, 10 (05) : 1 - 11
  • [23] Three-Dimensional Iterative Electrical-Thermal Co-simulation (3-D IETC) Method for Power/Thermal Integrity Analysis
    Nakatani, Yasuhiro
    Sekine, Tadatoshi
    Asai, Hideki
    2016 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2016, : 167 - 168
  • [24] System-Technology Codesign of 3-D NAND Flash-Based Compute-in-Memory Inference Engine
    Shim, Wonbo
    Yu, Shimeng
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2021, 7 (01): : 61 - 69
  • [25] ML-HW Co-Design of Noise-Robust TinyML Models and Always-On Analog Compute-in-Memory Edge Accelerator
    Zhou, Chuteng
    Redondo, Fernando Garcia
    Buchel, Julian
    Boybat, Irem
    Comas, Xavier Timoneda
    Nandakumar, S. R.
    Das, Shidhartha
    Sebastian, Abu
    Le Gallo, Manuel
    Whatmough, Paul N.
    IEEE MICRO, 2022, 42 (06) : 76 - 87
  • [26] Electrical-Thermal Cosimulation With Nonconformal Domain Decomposition Method for Multiscale 3-D Integrated Systems
    Xie, Jianyong
    Swaminathan, Madhavan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (04): : 588 - 601
  • [27] Energy-/Carbon-Aware Evaluation and Optimization of 3-D IC Architecture With Digital Compute-in-Memory Designs
    Byun, Hyung Joon
    Gupta, Udit
    Seo, Jae-Sun
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2024, 10 : 98 - 106
  • [28] Monolithic 3D Integration of High Endurance Multi-Bit Ferroelectric FET for Accelerating Compute-In-Memory
    Dutta, S.
    Ye, H.
    Chakraborty, W.
    Luo, Y-C
    San Jose, M.
    Grisafe, B.
    Khanna, A.
    Lightcap, I
    Shinde, S.
    Yu, S.
    Datta, S.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [29] ELECTRICAL-THERMAL-RELIABILITY CO-DESIGN FOR TSV-BASED 3D-ICS
    Lu, Tiantao
    Srivastava, Ankur
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 1, 2015,
  • [30] Transient Electrical-Thermal Analysis of 3-D Power Distribution Network With FETI-Enabled Parallel Computing
    Lu, Tianjian
    Jin, Jian-Ming
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (10): : 1684 - 1695