Modeling of CGRA to Improve Power Efficiency for Computationally Intensive Application

被引:0
|
作者
Tehre, Vaishali [1 ]
Agrawal, Pankaj [2 ]
Kshirsagar, R. V. [3 ]
Dorle, S. S. [1 ]
机构
[1] GHRCE, Nagpur, Maharashtra, India
[2] RCOEM, Nagpur, Maharashtra, India
[3] PCE, Nagpur, Maharashtra, India
来源
2013 SIXTH INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2013) | 2013年
关键词
CGRA; processing element; FPGA; ASIC;
D O I
10.1109/ICETET.2013.71
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
To achieve high computational efficiency by maintaining low power and area requirement is becoming vitally important task for many computationally intensive applications in mobile devices. Designing an architecture for such complex application on ASIC is the traditional method which gives good performance by sacrificing flexibility. The many researchers are trying to achieve both performance and flexibility by exploring CGRA architecture which is a alternative of FPGA. This paper present a coarse grained architecture model for implementing low power complex application.
引用
收藏
页码:123 / 125
页数:3
相关论文
共 50 条
  • [41] Power Indexed Adaptive Modulation to Improve Spectral Efficiency
    Li, Wenyao
    Zheng, Dongsheng
    Yang, Yuli
    Jiao, Bingli
    IEEE WIRELESS COMMUNICATIONS LETTERS, 2023, 12 (05) : 818 - 822
  • [42] Using six sigma to improve the efficiency of power supply
    Yang, C.-M. (vicyang0706@gmail.com), 1600, Universitas Ahmad Dahlan, Jalan Kapas 9, Semaki, Umbul Harjo,, Yogiakarta, 55165, Indonesia (11):
  • [43] A POWER-STATION - HOW TO IMPROVE ITS EFFICIENCY
    KREJCI, S
    KOMURKA, J
    GEMZA, E
    KASPAR, J
    HEAT RECOVERY SYSTEMS & CHP, 1992, 12 (04): : 371 - 373
  • [44] ECON: Modeling the network to improve application performance
    Cao, Yi
    Nejati, Javad
    Balasubramanian, Aruna
    Gandhi, Anshul
    IMC'19: PROCEEDINGS OF THE 2019 ACM INTERNET MEASUREMENT CONFERENCE, 2019, : 365 - 378
  • [45] Memory redundancy elimination to improve application energy efficiency
    Cooper, KD
    Xu, L
    LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, 2004, 2958 : 288 - 305
  • [46] Hierarchical modeling and computationally-efficient transient simulation of on-chip power grid
    Chung, In Jae
    Cangellaris, Andreas C.
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1632 - +
  • [47] Modeling the efficiency and power characteristics of a pump group
    Ulanicki, B.
    Kahler, J.
    Coulbeck, B.
    JOURNAL OF WATER RESOURCES PLANNING AND MANAGEMENT-ASCE, 2008, 134 (01): : 88 - 93
  • [48] MATHEMATICAL EFFICIENCY MODELING OF STATIC POWER CONVERTERS
    Dupont, Fabricio Hoff
    Zaragoza Bertomeu, Jordi
    Rech, Cassiano
    Pinheiro, Jose Renes
    2015 IEEE 13TH BRAZILIAN POWER ELECTRONICS CONFERENCE AND 1ST SOUTHERN POWER ELECTRONICS CONFERENCE (COBEP/SPEC), 2015,
  • [49] Fuzzy modeling of boiler efficiency in power plants
    Wang, Y. F.
    Wang, M. X.
    Liu, Y.
    Yin, L.
    Zhou, X. R.
    Xu, J. F.
    Zhang, X. Y.
    INFORMATION SCIENCES, 2021, 542 : 391 - 405
  • [50] Modeling for evaluating efficiency of spacecraft power systems
    Madhusudhana, C. S.
    Prasad, G. N. V.
    Sridhara, C. D.
    2014 POWER AND ENERGY SYSTEMS CONFERENCE: TOWARDS SUSTAINABLE ENERGY, 2014,