Power analysis of high throughput pipelined carry-propagation adders

被引:1
|
作者
Åslund, A [1 ]
Gustafsson, O [1 ]
Ohlsson, H [1 ]
Wanhammer, L [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
来源
22ND NORCHIP CONFERENCE, PROCEEDINGS | 2004年
关键词
D O I
10.1109/NORCHP.2004.1423842
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In several previous papers the area, delay, and power consumption for various carry-propagation adders have been compared. However for high throughput applications it may be necessary to introduce pipelining into the adder The number of stages to be inserted and the width of the pipelining registers differs between different adders structure. In this work we focus on the power consumption for adder structures when pipelining is used to increase the throughput. Four. adder structures with varying wordlengths and pipeline levels are implemented using standard cells and the power consumption is compared. The results show that the Kogge-Slone parallel prefix adder gives the lowest power consumption given the throughput most of the time.
引用
收藏
页码:139 / 142
页数:4
相关论文
共 50 条
  • [41] Comparative Analysis of Different Architectures of MCML Square Root Carry Select Adders for Low-Power Applications
    Jain, Ginni
    Vyas, Keerti
    Maurya, Vijendra K.
    Patel, Mayank
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ICT FOR SUSTAINABLE DEVELOPMENT ICT4SD 2015, VOL 2, 2016, 409 : 299 - 306
  • [42] Power-delay product minimization in high-performance 64-bit carry-select adders
    Nève, A
    Schettler, H
    Ludwig, T
    Flandre, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) : 235 - 244
  • [43] Carry length distribution analysis for self-timed asynchronous adders
    Liddicoat, Albert A.
    Clarkson, Anton
    Slivovsky, Lynne A.
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XVII, 2007, 6697
  • [44] Design of a high performance CNTFET-based full adder cell applicable in: Carry ripple, carry select and carry skip adders
    Tani, Hani Taheri
    Zarandi, Arezoo Dabaghi
    Reshadinezhad, Mohammad Reza
    MICROELECTRONIC ENGINEERING, 2019, 215
  • [45] New High-Speed Multioutput Carry Look-Ahead Adders
    Efstathiou, Costas
    Owda, Zaher
    Tsiatouhas, Yiorgos
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) : 667 - 671
  • [46] IMPLY-Based High-Speed Conditional Carry and Carry Select Adders for In-Memory Computing
    Kaushik, Nandit
    Bodapati, Srinivasu
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 280 - 290
  • [47] Design of Low Power Split Path Data Driven Dynamic Ripple Carry Adders
    Arun
    Kumar, Manoj
    2014 INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2014, : 37 - 41
  • [48] Pipelined parallel architectures for high throughput turbo decoding
    Lou, Xizhong
    Chen, Yanmin
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1116 - +
  • [49] ANALYSIS OF NONRECIPROCAL POWER SPLITTER ADDERS
    ROZHNOV, AS
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1989, 44 (09) : 53 - 56
  • [50] A pipelined memory architecture for high throughput network processors
    Sherwood, T
    Varghese, G
    Calder, B
    30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 288 - 299