Power analysis of high throughput pipelined carry-propagation adders

被引:1
|
作者
Åslund, A [1 ]
Gustafsson, O [1 ]
Ohlsson, H [1 ]
Wanhammer, L [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
来源
22ND NORCHIP CONFERENCE, PROCEEDINGS | 2004年
关键词
D O I
10.1109/NORCHP.2004.1423842
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In several previous papers the area, delay, and power consumption for various carry-propagation adders have been compared. However for high throughput applications it may be necessary to introduce pipelining into the adder The number of stages to be inserted and the width of the pipelining registers differs between different adders structure. In this work we focus on the power consumption for adder structures when pipelining is used to increase the throughput. Four. adder structures with varying wordlengths and pipeline levels are implemented using standard cells and the power consumption is compared. The results show that the Kogge-Slone parallel prefix adder gives the lowest power consumption given the throughput most of the time.
引用
收藏
页码:139 / 142
页数:4
相关论文
共 50 条
  • [21] Power estimation for ripple-carry adders with correlated input data
    Johansson, K
    Gustafsson, O
    Wanhammar, L
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 662 - 674
  • [22] A low power, high speed threshold logic and its application to the design of novel carry lookahead adders
    Celinski, P
    López, JF
    Al-Sarawi, S
    Abbott, D
    ELECTRONICS AND STRUCTURES FOR MEMS II, 2001, 4591 : 258 - 265
  • [23] Low power circuit techniques for fast carry-skip adders
    Gayles, ES
    Owens, RM
    Irwin, MJ
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 87 - 90
  • [24] High-throughput pipelined mergesort
    Fleming, Kermin
    King, Myron
    Ng, Man Cheuk
    Khan, Asif
    Vijayaraghavan, Muralidaran
    MEMOCODE'08: SIXTH ACM & IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CO-DESIGN, PROCEEDINGS, 2008, : 155 - 158
  • [25] Implementation of a High Speed Multiplier Using Carry Lookahead Adders
    Chu, Wesley
    Unwala, Ali I.
    Wu, Pohan
    Swartzlander, Earl E., Jr.
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 400 - 404
  • [26] A Brief Analysis of Fault-Tolerant Ripple Carry Adders with a Design for Reliable Approximate Adders
    Iqbal, Asma
    Chari, K. Manjunatha
    PROCEEDINGS OF SECOND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTER ENGINEERING AND COMMUNICATION SYSTEMS, ICACECS 2021, 2022, : 409 - 418
  • [27] Partially Reversible Pipelined QCA Circuits: Combining Low Power With High Throughput
    Ottavi, Marco
    Pontarelli, Salvatore
    DeBenedictis, Erik P.
    Salsano, Adelio
    Frost-Murphy, Sarah
    Kogge, Peter M.
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (06) : 1383 - 1393
  • [28] Adaptive supply voltage for low-power ripple-carry and carry-select adders
    Suzuki, Hiroaki
    Jeong, Woopyo
    Roy, Kaushik
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 865 - 876
  • [29] Closing the gap between carry select adder and ripple carry adder: A new class of low-power high-performance adders
    Amelifard, B
    Fallah, F
    Pedram, M
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 148 - 152
  • [30] THROUGHPUT ANALYSIS OF PIPELINED PROTOCOL PROCESSORS
    CARDONA, M
    SATAKE, T
    TSUJII, S
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1994, 77 (04): : 79 - 91