Computer modeling and design analysis of a bit rate discrimination circuit based dual-rate burst mode receiver

被引:0
|
作者
Kota, Sriharsha [1 ]
Patel, Jigesh [1 ]
Ghillino, Enrico [1 ]
Richards, Dwight [2 ]
机构
[1] RSoft Design Grp Inc, 400 Execut Blvd, Ossining, NY 10562 USA
[2] CUNY Coll Staten Isl, Dept Engn Sci & Phys, Staten Isl, NY 10314 USA
关键词
Dual-rate burst mode receiver; GE-PON systems; TDMA; PON; bit rate discrimination circuit; computer modeling;
D O I
10.1117/12.879895
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we demonstrate a computer model for simulating a dual-rate burst mode receiver that can readily distinguish bit rates of 1.25Gbit/s and 10.3Gbit/s and demodulate the data bursts with large power variations of above 5dB. To our knowledge, this is the first such model to demodulate data bursts of different bit rates without using any external control signal such as a reset signal or a bit rate select signal. The model is based on a burst-mode bit rate discrimination circuit (B-BDC) and makes use of a unique preamble sequence attached to each burst to separate out the data bursts with different bit rates. Here, the model is implemented using a combination of the optical system simulation suite OptSim (TM), and the electrical simulation engine SPICE. The reaction time of the burst mode receiver model is about 7ns, which corresponds to less than 8 preamble bits for the bit rate of 1.25Gbps. We believe, having an accurate and robust simulation model for high speed burst mode transmission in GE-PON systems, is indispensable and tremendously speeds up the ongoing research in the area, saving a lot of time and effort involved in carrying out the laboratory experiments, while providing flexibility in the optimization of various system parameters for better performance of the receiver as a whole. Furthermore, we also study the effects of burst specifications like the length of preamble sequence, and other receiver design parameters on the reaction time of the receiver.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] Bit Error Rate and Power Penalty evaluation for DC-coupled burst mode receiver in the presence of multipath intrachannel crosstalk
    Kakade, Priyanka Desai
    2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [22] Single Platform 10G-EPON 10.3-Gbps/1.25-Gbps Dual-Rate CDR with Fast Burst-Mode Lock Time Employing 82.5 GS/s Sampling IC and Bit-Rate Adaptive Decision Logic Circuit
    Suzuki, Naoki
    Nakura, Kenichi
    Kozaki, Seiji
    Tagami, Hitoyuki
    Nogami, Masamichi
    Nakagawa, Junichi
    2010 36TH EUROPEAN CONFERENCE AND EXHIBITION ON OPTICAL COMMUNICATION (ECOC), VOLS 1 AND 2, 2010,
  • [23] A Novel Deep Learning-Based Robust Dual-Rate Dynamic Data Modeling for Quality Prediction
    Meng, Xiangan
    Liu, Qiang
    Yang, Chao
    Zhou, Le
    Cheung, Yiu-Ming
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2024, 20 (02) : 1324 - 1334
  • [24] A MULTI-MICRO-COMPUTER BASED DUAL-RATE SELF-TUNING POWER-SYSTEM STABILIZER
    MALIK, OP
    HOPE, GS
    CHENG, SJ
    HANCOCK, G
    IEEE TRANSACTIONS ON ENERGY CONVERSION, 1987, 2 (03) : 355 - 360
  • [25] Dual-rate Optical Transceiver incorporating Fully Optimized Burst-mode AGC/ATC Functions for 10G-EPON Systems
    Noda, Masaki
    Yoshima, Satoshi
    Ishii, Kenji
    Shirai, Satoshi
    Nogami, Masamichi
    Nakagawa, Junichi
    2010 36TH EUROPEAN CONFERENCE AND EXHIBITION ON OPTICAL COMMUNICATION (ECOC), VOLS 1 AND 2, 2010,
  • [26] 1.25/2.5-Gb/s burst-mode clock recovery circuit with a novel dual bit-rate structure in 0.18-μm CMOS
    Han, Pyung-Su
    Choi, Woo-Young
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3069 - +
  • [27] Objective function based group-wise successive interference cancellation receiver for dual-rate DS-CDMA system
    Han, SH
    Lee, JH
    IEEE 55TH VEHICULAR TECHNOLOGY CONFERENCE, VTC SPRING 2002, VOLS 1-4, PROCEEDINGS, 2002, : 1685 - 1688
  • [28] Design and Implementation of High Detection Rate Frequency Measurement Method Based on Mono-Bit Receiver
    Ma Y.
    Zhang W.
    Hui H.
    Guo Z.
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2021, 41 (07): : 774 - 780
  • [29] Intersample Disturbance Response Design in a Dual-rate System Based on State-space Representation<bold> </bold>
    Ueda, Yuya
    Sato, Takao
    Araki, Nozomu
    Konishi, Yasuo
    2018 INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY ROBOTICS (ICT-ROBOT), 2018,
  • [30] Design of Optimal Output Regulators for Dual-Rate Linear Discrete-Time Systems Based on the Lifting Technique
    Guo, Yujian
    Liao, Fucheng
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2016, 2016