A 219-to-231 GHz Frequency-Multiplier-Based VCO With ∼3% Peak DC-to-RF Efficiency in 65-nm CMOS

被引:57
|
作者
Nikpaik, Amir [1 ]
Shirazi, Amir Hossein Masnadi [2 ]
Nabavi, Abdolreza [1 ]
Mirabbasi, Shahriar [2 ]
Shekhar, Sudip [2 ]
机构
[1] Tarbiat Modares Univ, Dept Elect & Comp Engn, Tehran 14115111, Iran
[2] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Coupled oscillators; frequency multiplier; harmonic extraction; harmonic oscillator; mm-wave; terahertz; HIGH-POWER; ARRAY; GENERATOR; DESIGN; OUTPUT;
D O I
10.1109/JSSC.2017.2759116
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Signal sources at mm-wave and (sub-)terahertz frequencies in CMOS can be classified into two broad categories: harmonic oscillators and oscillators that are based on the frequency multiplication of fundamental sources. This paper shows that frequency-multiplier-based sources potentially have a higher dc-to-RF efficiency than do the popular harmonic oscillators in 65-nm CMOS. To improve the power efficiency of CMOS signal sources that operate near or above the cutoff frequency of the device, design factors including the harmonic current efficiency, the effective output conductance, and the passive losses should be carefully tailored. An architecture is proposed in which: 1) the core voltage-controlled oscillator is optimized to efficiently generate a strong fundamental harmonic; 2) separate class-C frequency doublers are utilized to decouple fundamental signal generation and harmonic extraction and to reduce conductance loss; and 3) doubler circuits are separately optimized to simplify the output matching and power combining network, and hence avoid long and lossy transmission lines. A circuit prototype shows a measured peak output power and dc-to-RF efficiency of 3 dBm and 2.95%, respectively.
引用
收藏
页码:389 / 403
页数:15
相关论文
共 50 条
  • [41] A 2.5-GHz Dynamic Performance-Enhanced Nonlinear DAC-Based Direct-Digital Frequency Synthesizer in 65-nm CMOS Process
    Yoon, Dong-Hyun
    Baek, Kwang-Hyun
    Kim, Tony Tae-Hyoung
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (07) : 2185 - 2198
  • [42] A 135-155 GHz 9.7 %/16.6 % DC-RF/DC-EIRP Efficiency Frequency Multiply-by-9 FMCW Transmitter in 28 nm CMOS
    Park, Sehoon
    Park, Dae-Woong
    Vaesen, Kristof
    Kankuppe, Anirudh
    van Liempd, Barend
    Wambacq, Piet
    Craninckx, Jan
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 15 - 18
  • [43] Design and Optimization of an Ultra-Low-Power Cross-Coupled LC VCO with a DFF Frequency Divider for 2.4 GHz RF Receivers Using 65 nm CMOS Technology
    Siddiqui, Muhammad Faisal
    Maheshwari, Mukesh Kumar
    Raza, Muhammad
    Masud, Aurangzeb Rashid
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2023, 13 (04)
  • [44] A 1.5-GHz 63dB SNR 20mW Direct RF Sampling Bandpass VCO-based ADC in 65nm CMOS
    Yoon, Young-Gyu
    Cho, SeongHwan
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 270 - 271
  • [45] A 196.2 dBc/Hz FOMT 16.8-to-21.6 GHz Class-F23 VCO with Transformer-Based Optimal Q-factor Tank in 65-nm CMOS
    Hong, Feifan
    Ding, Tianao
    Zhao, Dixian
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [46] An 82fsrms-Jitter and 22.5mW-Power, 102GHz W-Band PLL Using a Power-Gating Injection-Locked Frequency-Multiplier-Based Phase Detector in 65nm CMOS
    Yoo, Seyeon
    Park, Suneui
    Choi, Seojin
    Cho, Yoonseo
    Yoon, Heein
    Hwang, Chanwoong
    Choi, Jaehyouk
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 330 - +
  • [47] A 10 GHz 56 fsrms-Integrated-Jitter and-247 dB FOM Ring-VCO Based Injection-Locked Clock Multiplier with a Continuous Frequency-Tracking Loop in 65 nm CMOS
    Zheng, Xuqiang
    Lv, Fangxu
    Zhao, Feng
    Yue, Shigang
    Zhang, Chun
    Wang, Ziqiang
    Li, Fule
    Jiang, Hanjun
    Wang, Zhihua
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [48] A 195 GHz Single-Transistor Fundamental VCO with 15.3 % DC-to-RF Efficiency, 4.5 mW Output Power, Phase Noise FoM of-197 dBc/Hz and 1.1% Tuning Range in a 55 nm SiGe Process
    Khatibi, Hamid
    Khiyabani, Somayeh
    Cathelin, Andreia
    Afshari, Ehsan
    2017 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2017, : 152 - 155
  • [49] 0.4-1 GHz Subsampling Mixer-First RF Front-End With 50-dB HRR,+10-dBm IB-IIP3 in 65-nm CMOS
    Rena, Rakesh Varma
    Kammari, Raviteja
    Shankar, P. Vijay
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (07) : 1065 - 1077
  • [50] 65/30 GHz dual-frequency wirelessly powered monolithic 1.83 mm2 wireless temperature sensor using a 3-stage inductor-peaked rectifier with on-chip antenna in 65-nm CMOS
    Gao, Hao
    Matters-Kammerer, Marion K.
    Baltus, Peter
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 1275 - 1277