A watermarking technique for hard IP protection in post-layout design level

被引:3
|
作者
Cai, Xueyu [1 ]
Gao, Zhiqiang [1 ]
Bai, Fujun [1 ]
Xu, Yi [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
D O I
10.1109/ICASIC.2007.4415879
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Intellectual Property (IP)-reuse-based SOC design methodology has become the mainstream. However malice modification of IP is badly infringing the expansion of legal IP-trade. Consequently the IP copyright protection becomes very sensitive and urgent. Among all kinds of IP Protection (IPP) techniques, the watermarking is one of the most developed and promising approaches. In this paper we introduce a new watermarking technique for hard IP protection by embedding additional design constraints in post-physical layout design level. It can be applied to both VLSI designs and full-custom designs. In this paper, we focus on the application of this IPP approach in full-custom ones. The principle and a watermarking implementation system are proposed, and the experimental results are reported.
引用
收藏
页码:1317 / 1320
页数:4
相关论文
共 48 条
  • [41] Design and performance analysis of an efficient single flow IP traceback technique in the AS level
    Arjmandpanah-Kalat, Morteza
    Abbasinezhad-Mood, Dariush
    Mahrooghi, Hamid-Reza
    Aliabadi, Sobhan
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2020, 33 (09)
  • [42] A Post-processing Methodology to Improve the Automatic Design of CMOS Gates at Layout-level
    Smaniotto, Gustavo
    Zanandrea, Regis
    Cardoso, Maicon
    de Souza, Renato
    Moreira, Matheus
    Marques, Felipe
    da Rosa, Leomar, Jr.
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 42 - 45
  • [44] A Novel Co-Design Methodology for Optimizing ESD Protection Device using Layout Level Approach
    Abhinav, Vishnuram
    Sinha, Dheeraj Kumar
    Chatterjee, Amitabh
    Brewer, Forrest
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 282 - 287
  • [45] Design of Hardware IP Core Security Protection Based on Multi-Level Co-obfuscation
    Zhang Huihong
    Li Jing
    Wu Qiufeng
    Zhang Yuejun
    Wang Pengjun
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (09) : 2458 - 2465
  • [46] Esdinspector: A new layout-level ESD protection circuitry design veriefication tool using a smart-parametric checking mechanism
    Zhan, RY
    Feng, HG
    Xie, HL
    Wang, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 217 - 220
  • [47] ESDInspector: A new layout-level ESD protection circuitry design verification tool using a smart-parametric checking mechanism
    Zhan, RY
    Feng, HG
    Wu, QO
    Xie, HL
    Guan, XK
    Chen, G
    Wang, AZH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (10) : 1421 - 1428
  • [48] Concept and extraction method of ESD-critical parameters for function-based layout-level ESD protection circuit design verfication
    Zhan, RY
    Feng, HG
    Wu, Q
    Guan, XK
    Chen, G
    Xie, HL
    Wang, AZ
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 710 - 712