A watermarking technique for hard IP protection in post-layout design level

被引:3
|
作者
Cai, Xueyu [1 ]
Gao, Zhiqiang [1 ]
Bai, Fujun [1 ]
Xu, Yi [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
D O I
10.1109/ICASIC.2007.4415879
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Intellectual Property (IP)-reuse-based SOC design methodology has become the mainstream. However malice modification of IP is badly infringing the expansion of legal IP-trade. Consequently the IP copyright protection becomes very sensitive and urgent. Among all kinds of IP Protection (IPP) techniques, the watermarking is one of the most developed and promising approaches. In this paper we introduce a new watermarking technique for hard IP protection by embedding additional design constraints in post-physical layout design level. It can be applied to both VLSI designs and full-custom designs. In this paper, we focus on the application of this IPP approach in full-custom ones. The principle and a watermarking implementation system are proposed, and the experimental results are reported.
引用
收藏
页码:1317 / 1320
页数:4
相关论文
共 48 条
  • [21] A New Watermarking Scheme on Scan Chain Ordering for Hard IP Protection
    Huang, Xiaonan
    Cui, Aijiao
    Chang, Chip-Hong
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2138 - 2141
  • [22] Building a post-layout simulation performance model with global mapping model fusion technique
    Wang, Zhikai
    Hu, Wenfei
    Yin, Sen
    Wang, Ruitao
    Zhang, Jian
    Wang, Yan
    Ye, Zuochang
    TSINGHUA SCIENCE AND TECHNOLOGY, 2022, 27 (03) : 512 - 525
  • [23] A detection-driven watermarking technique for VLSI IP protection
    Kwak, S.
    Lee, J.
    Har, D.
    IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 249 - +
  • [24] Watermarking technique for HDL-based IP module protection
    Lin, Min-Chuan
    Tsai, Guo-Ruey
    Wu, Chun-Rong
    Lin, Ching-Hui
    2007 THIRD INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, VOL II, PROCEEDINGS, 2007, : 393 - 396
  • [25] IPP watermarking technique for IP core protection on FPL devices
    Castillo, Encarnacion
    Parrilla, Luis
    Garcia, Antonio
    Loris, Antonio
    Meyer-Baese, Uwe
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 487 - 492
  • [26] Building a Post-Layout Simulation Performance Model with Global Mapping Model Fusion Technique
    Zhikai Wang
    Wenfei Hu
    Sen Yin
    Ruitao Wang
    Jian Zhang
    Yan Wang
    Zuochang Ye
    Tsinghua Science and Technology, 2022, 27 (03) : 512 - 525
  • [27] Building Post-layout Performance Model of Analog/RF Circuits by Fine-tuning Technique
    Wang, Zhikai
    Hu, Wenfei
    Zhou, Jingbo
    Zhang, Wenyuan
    Wang, Ruitao
    Zhang, Jian
    Dou, Dejing
    Ye, Zuochang
    Wang, Yan
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 145 - 150
  • [28] Constraint-based watermarking techniques for design IP protection
    Kahng, AB
    Lach, J
    Mangione-Smith, WH
    Mantik, S
    Markov, IL
    Potkonjak, M
    Tucker, P
    Wang, HJ
    Wolfe, G
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (10) : 1236 - 1252
  • [29] Watermarking for IP protection through template substitution at logic synthesis level
    Cui, Aijiao
    Chang, Chip-Hong
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3687 - 3690
  • [30] A Robust FSM Watermarking Scheme for IP Protection of Sequential Circuit Design
    Cui, Aijiao
    Chang, Chip-Hong
    Tahar, Sofiene
    Abdel-Hamid, Amr T.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (05) : 678 - 690