A watermarking technique for hard IP protection in post-layout design level

被引:3
|
作者
Cai, Xueyu [1 ]
Gao, Zhiqiang [1 ]
Bai, Fujun [1 ]
Xu, Yi [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
D O I
10.1109/ICASIC.2007.4415879
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Intellectual Property (IP)-reuse-based SOC design methodology has become the mainstream. However malice modification of IP is badly infringing the expansion of legal IP-trade. Consequently the IP copyright protection becomes very sensitive and urgent. Among all kinds of IP Protection (IPP) techniques, the watermarking is one of the most developed and promising approaches. In this paper we introduce a new watermarking technique for hard IP protection by embedding additional design constraints in post-physical layout design level. It can be applied to both VLSI designs and full-custom designs. In this paper, we focus on the application of this IPP approach in full-custom ones. The principle and a watermarking implementation system are proposed, and the experimental results are reported.
引用
收藏
页码:1317 / 1320
页数:4
相关论文
共 48 条
  • [1] Constraint-based watermarking technique for hard IP core protection in physical layout design level
    Ni, M
    Gao, ZQ
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1360 - 1363
  • [2] A post layout watermarking method for IP protection
    Nie, TY
    Kisaka, T
    Toyonaga, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 6206 - 6209
  • [3] A watermarking system for IP protection by a post layout incremental router
    Nie, T
    Kisaka, T
    Toyonaga, M
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 218 - 221
  • [4] Post-layout optimization for deep submicron design
    Sato, K
    Kawarabayashi, M
    Emura, H
    Maeda, N
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 740 - 745
  • [5] Detector-based watermarking technique for soft IP core protection in high synthesis design level
    Ni, M
    Gao, ZQ
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1348 - 1352
  • [6] Design of Watermarking Systems for IP Protection
    Ding, Yangshuo
    Du, Yun
    Gao, Zhiqiang
    Chen, Yujie
    Bai, Fujun
    Cai, Xueyu
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1885 - 1888
  • [7] Power and timing optimization for ECL LSIs in post-layout design
    Onozawa, A
    Kitazawa, H
    Kawai, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (06) : 892 - 899
  • [8] IP Protection Platform Based on Watermarking Technique
    Du, Yun
    Ding, Yangshuo
    Chen, Yujie
    Gao, Zhiqiang
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 287 - 290
  • [9] A hierarchy watermarking technique for IP core protection
    Sun, GY
    Gao, ZQ
    Ni, M
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 1035 - 1038
  • [10] Ultra-Low Overhead Dynamic Watermarking on Scan Design for Hard IP Protection
    Cui, Aijiao
    Qu, Gang
    Zhang, Yan
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2015, 10 (11) : 2298 - 2313