Low-cost, software-based self-test methodologies for performance faults in processor control subsystems

被引:12
|
作者
Almukhaizim, S [1 ]
Petrov, P [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92039 USA
关键词
D O I
10.1109/CICC.2001.929769
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A software-based testing Methodology for processor control subsystems, targeting hard-to-test performance faults in high-end embedded and general-purpose processors, is presented. An algorithm for directly controlling, using the instruction-set architecture only, the branch-prediction logic, a representative example of the class of processor control subsystems particularly pr one to such performance faults, is outlined. Experimental results confirm the viability of the proposed, methodology as a low-cost and effective answer to the problem of hard-to-test performance faults in processor architectures.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 50 条
  • [41] A low-cost built-in self-test for CP-PLL based on TDC
    Xia, Lanhua
    Wu, Jianhui
    Cai, Zhikuang
    Zhang, Meng
    Ji, Xincun
    IEICE ELECTRONICS EXPRESS, 2014, 11 (10):
  • [42] Robust low-cost analog signal acquisition with self-test capabilities
    de Souza, AA
    Carro, L
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 239 - 247
  • [43] A Low-Cost Self-Test Architecture Integrated With PRESENT Cipher Core
    Haider, Zeeshan
    Javeed, Khalid
    Song, Mei
    Wang, Xiaojun
    IEEE ACCESS, 2019, 7 : 46045 - 46058
  • [44] Design for testability method to avoid error masking of software-based self-test for processors
    Nakazato, Masato
    Inoue, Michiko
    Ohtake, Satoshi
    Fujiwara, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (03): : 763 - 770
  • [45] On-Line Software-Based Self-Test of the Address Calculation Unit in RISC Processors
    Bernardi, P.
    Ciganda, L.
    de Carvalho, M.
    Grosso, M.
    Lagos-Benites, J.
    Sanchez, E.
    Reorda, M. Sonza
    Ballan, O.
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [46] Software-based Self-Test Generation for Microprocessors with High-Level Decision Diagrams
    Ubar, Raimund
    Tsertov, Anton
    Jasnetski, Artjom
    Brik, Marina
    2014 15TH LATIN AMERICAN TEST WORKSHOP - LATW, 2014,
  • [47] Fragmented software-based self-test technique for online intermittent fault detection in processors
    Suryasarman, Vasudevan Matampu
    Biswas, Santosh
    Sahu, Aryabartta
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2021, 15 (01): : 56 - 76
  • [48] Software-Based Self-Test Techniques of Computational Modules in Dual Issue Embedded Processors
    Bernardi, P.
    Bovi, C.
    Cantoro, R.
    De Luca, S.
    Meregalli, R.
    Piumatti, D.
    Sanchez, E.
    Sansonetti, A.
    2015 20th IEEE European Test Symposium (ETS), 2015,
  • [49] Software-based self-test generation for microprocessors with high-level decision diagrams
    Jasnetski, Artjom
    Ubar, Raimund
    Tsertov, Anton
    Brik, Marina
    PROCEEDINGS OF THE ESTONIAN ACADEMY OF SCIENCES, 2014, 63 (01) : 48 - 61
  • [50] Implementation of software-based sensor linearization algorithms on low-cost microcontrollers
    Erdem, Hamit
    ISA TRANSACTIONS, 2010, 49 (04) : 552 - 558