The universal configurable block/machine - An approach for a configurable SoC-architecture

被引:1
|
作者
Siemers, C [1 ]
Winterstein, V [1 ]
机构
[1] Univ Appl Sci Nordhausen, D-99734 Nordhausen, Germany
来源
JOURNAL OF SUPERCOMPUTING | 2003年 / 26卷 / 03期
关键词
reconfigurable computing; space-time mapping; block-based architecture;
D O I
10.1023/A:1025651132236
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The universal configurable block/machine is a block-based approach for a configurable system-on-chip-( CSoC-) architecture. The programming model of the blocks is similar to microprocessor models, while the execution model supports con. gurable computing including reconfiguration. This is achieved by the microarchitecture of the blocks and an additional translation phase, resulting in three phases of overall program execution: fetching, translation and execution. These phases may act without strict coupling, simplifying the duplication of the executing part. The resulting hardware model is classified by four parameter: number of blocks, hyperblock sequencer, hyperblock scheduler and a set of block interconnections. The scheduler indicates that the model is capable of executing operating system work by scheduling hardware resources to threads or processes. This homogeneous CSoC may be used as compile-time defined inhomogeneous application-specific architecture. In this case the development process defines threads to run completely in one or more blocks solving partial problems and communicating to others. This enhances the flexibility and the optimization capabilities towards performance and/or real-time behavior.
引用
收藏
页码:309 / 331
页数:23
相关论文
共 50 条
  • [31] Sparsity-Aware and Re-configurable NPU Architecture for Samsung Flagship Mobile SoC
    Jang, Jun-Woo
    Lee, Sehwan
    Kim, Dongyoung
    Park, Hyunsun
    Ardestani, Ali Shafiee
    Choi, Yeongjae
    Kim, Channoh
    Kim, Yoojin
    Yu, Hyeongseok
    Abdel-Aziz, Hamzah
    Park, Jun-Seok
    Lee, Heonsoo
    Lee, Dongwoo
    Kim, Myeong Woo
    Jung, Hanwoong
    Nam, Heewoo
    Lim, Dongguen
    Lee, Seungwon
    Song, Joon-Ho
    Kwon, Suknam
    Hassoun, Joseph
    Lim, SukHwan
    Choi, Changkyu
    2021 ACM/IEEE 48TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2021), 2021, : 15 - 28
  • [32] Neuromorphic Configurable Architecture for RobustMotion Estimation
    Botella, Guillermo
    Rodriguez, Manuel
    Garcia, Antonio
    Ros, Eduardo
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2008, 2008
  • [33] A software-configurable processor architecture
    Gonzalez, Ricardo E.
    IEEE MICRO, 2006, 26 (05) : 42 - 51
  • [34] A configurable architecture for the Wavelet Packet Transform
    Trenas, MA
    López, J
    Zapata, EL
    Argüello, F
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 32 (03): : 255 - 273
  • [35] Configurable architecture for smart pixel research
    Chokhani, A
    Vagheeswar, VS
    Raman, KS
    Beyette, FR
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 520 - 523
  • [36] A Configurable Architecture for the Wavelet Packet Transform
    María A. Trenas
    Juan López
    Emilio L. Zapata
    Francisco Argüello
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 32 : 255 - 273
  • [37] AN ARCHITECTURE FOR ELECTRICALLY CONFIGURABLE GATE ARRAYS
    ELGAMAL, A
    GREENE, J
    REYNERI, J
    ROGOYSKI, E
    ELAYAT, KA
    MOHSEN, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 394 - 398
  • [38] A Configurable Architecture for Fast Moments Computation
    Chang, Kah-Hyong
    Paramesran, Raveendran
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 78 (02): : 179 - 186
  • [39] A Programmable and Configurable Mixed-Mode FPAA SoC
    George, Suma
    Kim, Sihwan
    Shah, Sahil
    Hasler, Jennifer
    Collins, Michelle
    Adil, Farhan
    Wunderlich, Richard
    Nease, Stephen
    Ramakrishnan, Shubha
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (06) : 2253 - 2261
  • [40] Mapping applications to the RaPiD configurable architecture
    Ebeling, C
    Cronquist, DC
    Franklin, P
    Secosky, J
    Berg, SG
    5TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 1997, : 106 - 115