The universal configurable block/machine - An approach for a configurable SoC-architecture

被引:1
|
作者
Siemers, C [1 ]
Winterstein, V [1 ]
机构
[1] Univ Appl Sci Nordhausen, D-99734 Nordhausen, Germany
来源
JOURNAL OF SUPERCOMPUTING | 2003年 / 26卷 / 03期
关键词
reconfigurable computing; space-time mapping; block-based architecture;
D O I
10.1023/A:1025651132236
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The universal configurable block/machine is a block-based approach for a configurable system-on-chip-( CSoC-) architecture. The programming model of the blocks is similar to microprocessor models, while the execution model supports con. gurable computing including reconfiguration. This is achieved by the microarchitecture of the blocks and an additional translation phase, resulting in three phases of overall program execution: fetching, translation and execution. These phases may act without strict coupling, simplifying the duplication of the executing part. The resulting hardware model is classified by four parameter: number of blocks, hyperblock sequencer, hyperblock scheduler and a set of block interconnections. The scheduler indicates that the model is capable of executing operating system work by scheduling hardware resources to threads or processes. This homogeneous CSoC may be used as compile-time defined inhomogeneous application-specific architecture. In this case the development process defines threads to run completely in one or more blocks solving partial problems and communicating to others. This enhances the flexibility and the optimization capabilities towards performance and/or real-time behavior.
引用
收藏
页码:309 / 331
页数:23
相关论文
共 50 条
  • [21] Pipelined implementation of the IP-block for direct tracking on configurable Zynq 7020 SoC platform
    Seliverstov, R. A.
    Shagurin, I. I.
    2ND INTERNATIONAL TELECOMMUNICATION CONFERENCE ADVANCED MICRO- AND NANOELECTRONIC SYSTEMS AND TECHNOLOGIES, 2019, 498
  • [22] Performance Prediction of Configurable softwares using Machine learning approach
    Shailesh, Tanuja
    Nayak, Ashalatha
    Prasad, Devi
    PROCEEDINGS OF THE 2018 4TH INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT - 2018), 2018, : 7 - 10
  • [23] Novel configurable analog unit architecture
    Guo, BL
    Zhou, F
    Tong, JR
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 478 - 481
  • [24] Up SoC performance with configurable/extensible microprocessor cores
    Weiss, R
    ELECTRONIC DESIGN, 2001, 49 (21) : 65 - +
  • [25] A configurable protocol architecture for CORBA environments
    Crane, S
    Dulay, N
    THIRD INTERNATIONAL SYMPOSIUM ON AUTONOMOUS DECENTRALIZED SYSTEMS - ISADS 97 - PROCEEDINGS, 1997, : 187 - 194
  • [26] <bold>Co-Synthesis of a Configurable SoC Platform based on a Network on Chip Architecture</bold>
    Véstias, Mário P.
    Neto, Horácio C.
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 48 - 53
  • [27] Enhanced Configurable Parallel Memory Architecture
    Vanne, J
    Aho, E
    Kuusilinna, K
    Hämäläinen, T
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS: ARCHITECTURES, METHODS AND TOOLS, 2002, : 28 - 35
  • [28] Configurable architecture for smart pixel research
    Raman, KS
    Chokhani, A
    Vagheeswar, VS
    Beyette, FR
    2002 IEEE/LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2002, : 905 - 906
  • [29] Configurable simulator for computer architecture and organization
    Radivojevic, Zaharije
    Stanisavljevic, Zarko
    Punt, Marija
    COMPUTER APPLICATIONS IN ENGINEERING EDUCATION, 2018, 26 (05) : 1711 - 1724
  • [30] A Configurable Architecture for Fast Moments Computation
    Kah-Hyong Chang
    Raveendran Paramesran
    Journal of Signal Processing Systems, 2015, 78 : 179 - 186