Low Power VLSI Circuits Design Strategies and Methodologies: A Literature Review

被引:0
|
作者
Varadharajan, Senthil Kumaran [1 ]
Nallasamy, Viswanathan [1 ]
机构
[1] Mahendra Engn Coll, Dept ECE, Namakkal 637503, India
关键词
CMOS; Power Dissipation; Low power strategies; Dynamic Power Management; Leakage power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Researchers stare at the design of low power devices as they are ruling the today's electronics industries. In VLSI circuits, power dissipation is a critical design parameter as it plays a vital role in the performance estimation of the battery operated devices particularly used in biomedical applications. The decrease in chip size and increase in chip density and complexity escalate the difficulty in designing higher performance low power consuming system on a chip. Further, overall power management on a chip is becoming a big challenge below 100 nm node because of its increased design complexity. Besides, leakage current also plays a vital role in Power management of low power VLSI devices. In sub-micron technologies, leakage and dynamic power consumption is becoming an essential design parameter as it is dissipating a considerable portion of the total power consumption. To increase the battery life of portable devices, leakage and dynamic power reduction is emerging as a primary goal of the VLSI circuit design. This paper provides an insight about the various methodologies, strategies and power management techniques to be used for the design of low power circuit based systems.
引用
收藏
页码:245 / 251
页数:7
相关论文
共 50 条
  • [41] Design and VLSI implemetation of an asynchronous low power microcontroller
    Yu, Y
    Zhou, L
    Min, H
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 797 - 799
  • [42] Low power VLSI design techniques - The current state
    Carothers, JD
    Radjassamy, R
    INTEGRATED COMPUTER-AIDED ENGINEERING, 1998, 5 (02) : 153 - 175
  • [43] VLSI Design of Low Power SRAM Architectures for FPGAs
    Kaushik, Chakka Sri Harsha
    Vanjarlapati, Rajiv Reddy
    Krishna, Varada Murali
    Gautam, Tadavarthi
    Elamaran, V.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [44] A low power VLSI design paradigm for iterative decoders
    Elassal, M
    Baker, A
    Bayoumi, M
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 272 - 277
  • [45] ESTIMATING POWER DISSIPATION IN VLSI CIRCUITS
    NAJM, FN
    IEEE CIRCUITS & DEVICES, 1994, 10 (04): : 11 - 19
  • [46] Power and thermal management in VLSI circuits
    Mohab, Anis
    2007 International Conference on Thermal Issues in EmergingTechnologies - Theory and Applications, 2007, : 1 - 2
  • [47] Early power estimation for VLSI circuits
    Büyüksahin, KM
    Najm, FN
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (07) : 1076 - 1088
  • [48] HIERARCHICAL DESIGN METHODOLOGIES AND TOOLS FOR VLSI CHIPS
    NIESSEN, C
    PROCEEDINGS OF THE IEEE, 1983, 71 (01) : 66 - 75
  • [49] METHODOLOGIES FOR FULL CUSTOM VLSI DESIGN.
    Danneels, Johan
    Meinck, M.
    Electrical communication, 1984, 58 (04): : 389 - 397
  • [50] Introduction to Industrial Applications of Low Power Design Methodologies
    Kim, Hyung-Ock
    Lee, Bong Hyun
    Choi, Jung Yon
    Won, Hyo-Sig
    Choi, Kyu-Myung
    Kim, Hyun Woo
    Lee, Seung Chul
    Hwang, Seung Ho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (04) : 240 - 248