Low Power VLSI Circuits Design Strategies and Methodologies: A Literature Review

被引:0
|
作者
Varadharajan, Senthil Kumaran [1 ]
Nallasamy, Viswanathan [1 ]
机构
[1] Mahendra Engn Coll, Dept ECE, Namakkal 637503, India
关键词
CMOS; Power Dissipation; Low power strategies; Dynamic Power Management; Leakage power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Researchers stare at the design of low power devices as they are ruling the today's electronics industries. In VLSI circuits, power dissipation is a critical design parameter as it plays a vital role in the performance estimation of the battery operated devices particularly used in biomedical applications. The decrease in chip size and increase in chip density and complexity escalate the difficulty in designing higher performance low power consuming system on a chip. Further, overall power management on a chip is becoming a big challenge below 100 nm node because of its increased design complexity. Besides, leakage current also plays a vital role in Power management of low power VLSI devices. In sub-micron technologies, leakage and dynamic power consumption is becoming an essential design parameter as it is dissipating a considerable portion of the total power consumption. To increase the battery life of portable devices, leakage and dynamic power reduction is emerging as a primary goal of the VLSI circuit design. This paper provides an insight about the various methodologies, strategies and power management techniques to be used for the design of low power circuit based systems.
引用
收藏
页码:245 / 251
页数:7
相关论文
共 50 条
  • [31] Low power design methodologies for mobile communication
    Kakerow, R
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 8 - 13
  • [32] Low power design for DSP: Methodologies and techniques
    Arslan, T
    Erdogan, AT
    Horrocks, DH
    MICROELECTRONICS JOURNAL, 1996, 27 (08) : 731 - 744
  • [33] A Survey on Power Gating Techniques in Low Power VLSI Design
    Srikanth, G.
    Bhaskara, Bhanu M.
    Rani, M. Asha
    INFORMATION SYSTEMS DESIGN AND INTELLIGENT APPLICATIONS, VOL 3, INDIA 2016, 2016, 435 : 297 - 307
  • [34] A novel hardware architecture for low power and rapid testing of VLSI circuits
    Rau, Jiann-Chyi
    Wu, Po-Han
    Liu, Chia-Jung
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1883 - +
  • [35] Business process architecture design methodologies - a literature review
    Gonzalez-Lopez, Fernanda
    Bustos, Guillermo
    BUSINESS PROCESS MANAGEMENT JOURNAL, 2019, 25 (06) : 1317 - 1334
  • [36] Design of Low Power VLSI Circuits Using Two Phase Adiabatic Dynamic Logic (2PADL)
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [37] A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits
    Bisdounis, L
    Gouvetas, D
    Koufopavlou, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) : 599 - 613
  • [38] Architectural strategies for low-power VLSI turbo decoders
    Masera, G
    Mazza, M
    Piccinini, G
    Viglione, F
    Zamboni, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) : 279 - 285
  • [39] POWER DISTRIBUTION TECHNIQUES FOR VLSI CIRCUITS
    SONG, WS
    GLASSER, LA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (01) : 150 - 156
  • [40] Energy Recovery Circuit Design for Low Power VLSI
    Bhaaskaran, V. S. Kanchana
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 11 - 16