Dynamic compaction for high quality delay test

被引:19
|
作者
Wang, Zheng [1 ]
Walker, D. M. H. [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
来源
26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2008年
关键词
delay test; path delay fault; dynamic compaction; test generation;
D O I
10.1109/VTS.2008.54
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic compaction is an effective way to reduce the number of test patterns while maintaining high fault coverage. This paper proposes a new dynamic compaction algorithm for generating compacted test sets for K longest paths per gate (KLPG) in combinational circuits or scan-based sequential circuits. This algorithm uses a greedy approach to compact paths with non-conflicting assignments together during test generation. Experimental results for ISCAS89 benchmark circuits and two industry circuits show that the pattern count of KLPG can be significantly reduced (up to 3x compared to static compaction) using the proposed method. The pattern count after dynamic compaction is comparable to the number of transition fault tests, while achieving higher test quality.
引用
收藏
页码:243 / 248
页数:6
相关论文
共 50 条
  • [1] A dynamic test compaction procedure for high-quality path delay testing
    Fukunaga, Masayasu
    Kajihara, Seiji
    Wen, Xiaoqing
    Maeda, Toshiyuki
    Hamada, Shuji
    Sato, Yasuo
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 348 - 353
  • [2] Test Insertion for Dynamic Test Compaction
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (04) : 1302 - 1306
  • [3] Test research on dynamic compaction at high filling sloping area of expressway
    Zhang Tie-fu
    Wang Jing-tao
    Wang Xiao-chuan
    ROCK AND SOIL MECHANICS, 2008, 29 (10) : 2775 - +
  • [4] Seed Ordering and Selection for High Quality Delay Test
    Yoneda, Tomokazu
    Inoue, Michiko
    Taketani, Akira
    Fujiwara, Hideo
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 313 - 318
  • [5] Dynamic test compaction for bridging faults
    Pomeranz, I
    Reddy, SM
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 250 - 255
  • [6] Path delay test compaction with process variation tolerance
    Kajihara, S
    Fukunaga, M
    Wen, XQ
    Maeda, T
    Hamada, S
    Sato, Y
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 845 - 850
  • [7] Evaluation of Compaction Quality Control applied the Dynamic Cone Penetrometer Test based on IoT
    Kim, Jisun
    Kim, Jinyoung
    Kim, Namgyu
    Baek, Sungha
    Cho, Jinwoo
    JOURNAL OF THE KOREAN GEOSYNTHETIC SOCIETY, 2022, 21 (04): : 1 - 12
  • [8] On delay test quality for test cubes
    Oku S.
    Kajihara S.
    Sato Y.
    Miyase K.
    Wen X.
    IPSJ Transactions on System LSI Design Methodology, 2010, 3 : 283 - 291
  • [9] Functional delay test quality assessment at high level of abstraction
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    INFORMATION TECHNOLOGY AND CONTROL, 2007, 36 (01): : 7 - 15
  • [10] A Joint Diagnostic Test Generation Procedure with Dynamic Test Compaction
    Amyeen, M. Enamul
    Pomeranz, Irith
    Venkataraman, Srikanth
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 138 - 143