Dynamic compaction for high quality delay test

被引:19
|
作者
Wang, Zheng [1 ]
Walker, D. M. H. [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
来源
26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2008年
关键词
delay test; path delay fault; dynamic compaction; test generation;
D O I
10.1109/VTS.2008.54
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic compaction is an effective way to reduce the number of test patterns while maintaining high fault coverage. This paper proposes a new dynamic compaction algorithm for generating compacted test sets for K longest paths per gate (KLPG) in combinational circuits or scan-based sequential circuits. This algorithm uses a greedy approach to compact paths with non-conflicting assignments together during test generation. Experimental results for ISCAS89 benchmark circuits and two industry circuits show that the pattern count of KLPG can be significantly reduced (up to 3x compared to static compaction) using the proposed method. The pattern count after dynamic compaction is comparable to the number of transition fault tests, while achieving higher test quality.
引用
收藏
页码:243 / 248
页数:6
相关论文
共 50 条
  • [21] Test Pattern Generation and Compaction for Crosstalk Induced Glitches and Delay Faults
    Hasan, Shehzad
    Palit, Ajoy K.
    Anheier, Walter
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 345 - 350
  • [22] Mixed Structural-Functional Path Delay Test Generation and Compaction
    Bian, Kun
    Walker, D. M. H.
    Khatri, Sunil P.
    Lahiri, Shayak
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 7 - 12
  • [23] On the quality of accumulator-based compaction of test responses
    Chakrabarty, K
    Hayes, JP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (08) : 916 - 922
  • [24] High-level test compaction techniques
    Ravi, S
    Lakshminarayana, G
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (07) : 827 - 841
  • [25] Dynamic Test Compaction for a Random Test Generation Procedure with Input Cube Avoidance
    Pomeranz, Irith
    Reddy, Sudhakar M.
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 672 - +
  • [26] Dynamic Test Compaction of a Compressed Test Set Shared Among Logic Blocks
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (01) : 394 - 402
  • [27] Model test study on transfer law of dynamic stress produced by dynamic compaction
    Meng, Qingjuan
    Qiao, Jingsheng
    Wang, Lin
    ENGINEERING AND RISK MANAGEMENT, 2011, 1 : 74 - 79
  • [28] Vibration assessment of high speed dynamic compaction
    Neilson, RD
    Rodger, AA
    Oliver, KD
    Wright, RH
    Elliott, RM
    GROUND DYNAMICS AND MAN-MADE PROCESSES, 1998, : 143 - 154
  • [29] Test study on saturated soft ground treatment by dynamic compaction
    Air Force Engineering Design and Research Institute, Beijing 100068, China
    Rock Soil Mech, 2006, 4 (653-656):
  • [30] Test vector compression via statistical coding and dynamic compaction
    Ng, ME
    Touba, NA
    AUTOTESTCON 2000: IEEE SYSTEMS READINESS TECHNOLOGY CONFERENCE, PROCEEDINGS, 2000, : 348 - 354