Improved DC Offset Error Compensation Algorithm in Phase Locked Loop System

被引:2
|
作者
Park, Chang-Seok [1 ]
Jung, Tae-Uk [1 ]
机构
[1] Kyungnam Univ, Dept Elect Engn, Gyeongsangnam Do, South Korea
关键词
DC offset error; Compensator; PLL; Grid-connected converter; SRF; POWER QUALITY INSTRUMENTS; SYNCHRONIZATION; CONVERTERS;
D O I
10.5370/JEET.2016.11.6.1707
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a dc error compensation algorithm using dq-synchronous coordinate transform digital phase-locked-loop in single-phase grid-connected converters. The de errors are caused by analog to digital conversion and grid voltage during measurement. If the dc offset error is included in the phase-locked-loop system, it can cause distortion in the grid angle estimation with phase-locked-loop. Accordingly, recent study has dealt with the integral technique using the synchronous reference frame phase-locked-loop method. However, dynamic response is slow because it requires to monitor one period of grid voltage. In this paper, the dc offset error compensation algorithm of the improved response characteristic is proposed by using the synchronous reference frame phase-locked-loop. The simulation and the experimental results are presented to demonstrate the effectiveness of the proposed dc offset error compensation algorithm.
引用
收藏
页码:1707 / 1713
页数:7
相关论文
共 50 条
  • [1] Modified Single-Phase Adaptive Transfer Delay Based Phase-Locked Loop with DC Offset Compensation
    Stojic, Djordje
    CONTROL ENGINEERING AND APPLIED INFORMATICS, 2021, 23 (02): : 23 - 31
  • [2] Phase Locked Loop with DC-Offset Removal for Grid Synchronization
    Smadi, Issam A.
    Issa, Mohammad Bany
    45TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2019), 2019, : 4669 - 4673
  • [3] Single-Phase Phase-Locked Loop for DC Offset and Harmonic Interference
    Zeng J.
    Cen D.
    Chen R.
    Liu J.
    Liu, Junfeng (aujfliu@scut.edu.cn), 1600, China Machine Press (36): : 3504 - 3515
  • [4] An Improved Second-Order Generalized Integrator Phase-Locked Loop with Frequency Error Compensation
    Yan, Zhaoyang
    Qiao, Hanyi
    Guo, Zongze
    Wang, Dongxu
    Feng, Yidan
    ELECTRONICS, 2025, 14 (05):
  • [5] A Phase-Locked Loop With Inherent DC Offset Rejection for Single-Phase Applications
    Smadi, Issam A.
    Altabbal, Haya
    Fawaz, Bayan H. Bany
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2023, 19 (01) : 200 - 209
  • [6] Single-phase phase locked loop with DC offset and noise rejection for photovoltaic inverters
    Lubura, Slobodan
    Soja, Milomir
    Lale, Srdan
    Ikic, Marko
    IET POWER ELECTRONICS, 2014, 7 (09) : 2288 - 2299
  • [7] An improved arctangent algorithm based on phase-locked loop for heterodyne detection system
    晏春回
    王挺峰
    李远洋
    吕韬
    吴世松
    Chinese Physics B, 2019, 28 (03) : 141 - 148
  • [8] An improved arctangent algorithm based on phase-locked loop for heterodyne detection system
    Yan, Chun-Hui
    Wang, Ting-Feng
    Li, Yuan-Yang
    Lv, Tao
    Wu, Shi-Song
    CHINESE PHYSICS B, 2019, 28 (03)
  • [9] DC Offset Error Compensation Algorithm for PR Current Control of a Single-Phase Grid-Tied Inverter
    Lee, Jae Suk
    Hwang, Seon-Hwan
    ENERGIES, 2018, 11 (09)
  • [10] Classification and Compensation of DC Offset Error and Scale Error in Resolver Signals
    Lee, Won
    Moon, Jong-Joo
    Im, Won-Sang
    Park, June-Ho
    Kim, Jang-Mok
    JOURNAL OF POWER ELECTRONICS, 2016, 16 (03) : 1190 - 1199