Improved DC Offset Error Compensation Algorithm in Phase Locked Loop System

被引:2
|
作者
Park, Chang-Seok [1 ]
Jung, Tae-Uk [1 ]
机构
[1] Kyungnam Univ, Dept Elect Engn, Gyeongsangnam Do, South Korea
关键词
DC offset error; Compensator; PLL; Grid-connected converter; SRF; POWER QUALITY INSTRUMENTS; SYNCHRONIZATION; CONVERTERS;
D O I
10.5370/JEET.2016.11.6.1707
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a dc error compensation algorithm using dq-synchronous coordinate transform digital phase-locked-loop in single-phase grid-connected converters. The de errors are caused by analog to digital conversion and grid voltage during measurement. If the dc offset error is included in the phase-locked-loop system, it can cause distortion in the grid angle estimation with phase-locked-loop. Accordingly, recent study has dealt with the integral technique using the synchronous reference frame phase-locked-loop method. However, dynamic response is slow because it requires to monitor one period of grid voltage. In this paper, the dc offset error compensation algorithm of the improved response characteristic is proposed by using the synchronous reference frame phase-locked-loop. The simulation and the experimental results are presented to demonstrate the effectiveness of the proposed dc offset error compensation algorithm.
引用
收藏
页码:1707 / 1713
页数:7
相关论文
共 50 条
  • [11] DC offset elimination method of Phase-locked loop based on novel generalized integrator
    Hui, Nanmu
    Feng, Yingying
    Han, Xiaowei
    ENERGY REPORTS, 2021, 7 : 30 - 35
  • [12] PHASE-LOCKED LOOP DC MOTOR DRIVE WITH IMPROVED TRANSIENT PERFORMANCE
    EAPEN, K
    VENKATESAN, K
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1981, 28 (04): : 347 - 352
  • [13] Single - Phase Phase Locked Loop with DC Offset and Noise Rejection Capability for Photovoltaic Inverters in Distributed Generation
    Chakoury, Heti Krishniya
    Suan, Freddy Tan Kheng
    Lukose, Jacqueline
    INTERNATIONAL SYMPOSIUM GREEN AND SUSTAINABLE TECHNOLOGY (ISGST2019), 2019, 2157
  • [14] Phase-locked loop with DC ? offset removal for single-phase grid-connected converters
    Smadi, Issam A.
    Fawaz, Bayan H. Bany
    ELECTRIC POWER SYSTEMS RESEARCH, 2021, 194
  • [15] A CMOS offset phase locked loop for a GSM transmitter
    Yamawaki, T
    Kokubo, M
    Hagisawa, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 307 - 312
  • [16] A self-offset phase-locked loop
    Sadowski, Bogdan
    MICROWAVE JOURNAL, 2008, 51 (04) : 116 - +
  • [17] A CMOS offset phase locked loop for a GSM transmitter
    Yamawaki, T
    Kokubo, M
    Hagisawa, H
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (03) : 253 - 259
  • [18] A CMOS Offset Phase Locked Loop for a GSM Transmitter
    Taizo Yamawaki
    Masaru Kokubo
    Hiroshi Hagisawa
    Analog Integrated Circuits and Signal Processing, 2000, 25 : 253 - 259
  • [19] Quadrature Signal Generator with Improved DC Offset Compensation
    Stojic, Djordje
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2021, 21 (03) : 65 - 72
  • [20] A technique for DC-offset removal and carrier phase error compensation in integrated wireless receivers
    Shang, S
    Mirabbasi, S
    Saleh, R
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 173 - 176