Resizing methodology for CMOS analog circuits

被引:0
|
作者
Levi, Timothee [1 ]
Tomas, Jean [1 ]
Lewis, Noeelle [1 ]
Fouillat, Pascal [1 ]
机构
[1] Univ Bordeaux 1, IMS Lab, 351 Cours Liberat, F-33405 Talence, France
来源
关键词
analog design reuse; resizing; CMOS technology;
D O I
10.1117/12.721871
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a CMOS resizing methodology for analog circuits during a technology migration. The scaling rules aim to be easy to apply and are based on the simplest MOS transistor model. The principle is to transpose one circuit topology from one technology to another, while keeping the main figures of merit, and the issue is to quickly calculate the new transistor dimensions. Furthermore, when the target technology has smaller minimum length, we expect to obtain a decrease of area. This methodology is applied to both linear and non-linear examples: an OTA and a ring oscillator. The results are compared on three CMOS processes whose minimum length is 0.8 mu m, 0.35 mu m, 0.25 mu m.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Voltage Controlled Resistor for mismatch adjustment in analog CMOS circuits
    Yu, BY
    Scott, T
    Gupta, S
    Sridharan, S
    Black, W
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 563 - 566
  • [42] SIMPLE CMOS ANALOG SQUARE-ROOTING AND SQUARING CIRCUITS
    FILANOVSKY, IM
    BALTES, HP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1992, 39 (04): : 312 - 315
  • [43] A PROBABILISTIC FAULT MODEL FOR ANALOG FAULTS IN DIGITAL CMOS CIRCUITS
    FAVALLI, M
    OLIVO, P
    RICCO, B
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (11) : 1459 - 1462
  • [44] CMOS analog iterative decoders using margin propagation circuits
    Chakrabartty, Shantanu
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5003 - 5006
  • [45] Review: Analog Design Methodologies for Reliability in Nanoscale CMOS Circuits
    Afacan, Engin
    Yelten, Mustafa Berke
    Dundar, Gunhan
    2017 14TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2017,
  • [46] Nanoscale Analog CMOS Circuits for Medical Ultrasound Imaging Applications
    Ytterdal, Trond
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1689 - 1692
  • [47] Variability Analysis Tool for CMOS Analog/RF Circuits: VariAnT
    Afacan, Engin
    Avci, Yigit Ender
    Demirbas, Omer Osman
    15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), 2018, : 25 - 28
  • [48] STAIC - AN INTERACTIVE FRAMEWORK FOR SYNTHESIZING CMOS AND BICMOS ANALOG CIRCUITS
    HARVEY, JP
    ELMASRY, MI
    LEUNG, B
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (11) : 1402 - 1417
  • [49] Modeling and design of CMOS analog circuits through hierarchical abstraction
    Dam, Samiran
    Mandal, Pradip
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (04) : 449 - 462
  • [50] DESIGN OF INTEGRATED ANALOG CMOS CIRCUITS - MULTICHANNEL TELEMETRY TRANSMITTER
    STEINHAGEN, W
    ENGL, WL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (06) : 799 - 805