Resizing methodology for CMOS analog circuits

被引:0
|
作者
Levi, Timothee [1 ]
Tomas, Jean [1 ]
Lewis, Noeelle [1 ]
Fouillat, Pascal [1 ]
机构
[1] Univ Bordeaux 1, IMS Lab, 351 Cours Liberat, F-33405 Talence, France
来源
关键词
analog design reuse; resizing; CMOS technology;
D O I
10.1117/12.721871
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a CMOS resizing methodology for analog circuits during a technology migration. The scaling rules aim to be easy to apply and are based on the simplest MOS transistor model. The principle is to transpose one circuit topology from one technology to another, while keeping the main figures of merit, and the issue is to quickly calculate the new transistor dimensions. Furthermore, when the target technology has smaller minimum length, we expect to obtain a decrease of area. This methodology is applied to both linear and non-linear examples: an OTA and a ring oscillator. The results are compared on three CMOS processes whose minimum length is 0.8 mu m, 0.35 mu m, 0.25 mu m.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] ALGA: Automated layout generator for analog CMOS circuits
    Kao, C. -C.
    Hsu, C. -C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (01) : 81 - 97
  • [32] ILAC - AN AUTOMATED LAYOUT TOOL FOR ANALOG CMOS CIRCUITS
    RIJMENANTS, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 417 - 425
  • [33] Emulation of Quantum Algorithms Using CMOS Analog Circuits
    Mourya S.
    La Cour B.R.
    Sahoo B.D.
    IEEE Transactions on Quantum Engineering, 2023, 4
  • [34] CONFIGURABLE CMOS MULTIPLIER DIVIDER CIRCUITS FOR ANALOG VLSI
    ISMAIL, M
    BRANNEN, R
    TAKAGI, S
    FUJII, N
    KHACHAB, NI
    KHAN, R
    AASERUD, O
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1994, 5 (03) : 219 - 234
  • [35] CAD methodology for analog static CMOS design automation
    Rudolff, Francois
    Kussener, Edith
    Bracmard, Gaeetan
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 882 - +
  • [36] An Empirical Methodology for Power Analysis of CMOS Integrated Circuits
    Krunic, Momcilo V.
    Povazan, Ivan
    Kovacevic, Jelena V.
    Krunic, Vlado M.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2017, 23 (05) : 46 - 53
  • [37] A REALISTIC DEFECT ORIENTED TESTABILITY METHODOLOGY FOR ANALOG CIRCUITS
    SACHDEV, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (03): : 265 - 276
  • [38] Signature testing of analog and RF circuits: Algorithms and methodology
    Voorakaranam, Ram
    Akbay, Selim Sermet
    Bhattacharya, Soumendu
    Cherubal, Sasikumar
    Chatterjee, Abhijit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1018 - 1031
  • [39] Low-voltage CMOS circuits for analog iterative decoders
    Winstead, C
    Nguyen, N
    Gaudet, VC
    Schlegel, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) : 829 - 841
  • [40] gm/ID Based Noise Analysis for CMOS Analog Circuits
    Ou, Jack
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,