Two-parallel Reed-Solomon based FEC architecture for optical communications

被引:18
|
作者
Lee, Seungbeom [1 ]
Choi, Chang-Seok [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2008年 / 5卷 / 10期
关键词
Reed-Solomon code; forward error correction; two-parallel;
D O I
10.1587/elex.5.374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-speed Forward Error Correction (FEC) architecture based on two-parallel Reed-Solomon (RS) decoder for 10 and 40-Gb/s optical communication systems. A highspeed two-parallel RS(255, 239) decoder has been proposed and the derived structure can also be applied to implement the 10 and 40-Gb/s RS FEC architectures. The implementation results show that 16-Ch. RS FEC architecture can operate at a clock frequency of 160MHz and has a throughput of 41 Gb/s for the Xilinx Virtex4 FPGA. Also, RS FEC operates at a clock frequency of 400MHz and has a throughput of 102 Gb/s for 0.18-mu m CMOS technology.
引用
收藏
页码:374 / 380
页数:7
相关论文
共 50 条
  • [31] ARCHITECTURE OF A HIGH-SPEED REED-SOLOMON DECODER
    IWAKI, T
    TANAKA, T
    YAMADA, E
    OKUDA, T
    SASADA, T
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (01) : 75 - 81
  • [32] High speed Reed-Solomon decoder with pipeline architecture
    Kavian, YS
    Falahati, A
    Khayatzadeh, A
    Naderi, M
    2005 International Conference on Wireless and Optical Communications Networks, 2005, : 415 - 419
  • [33] Efficient recursive cell architecture for the Reed-Solomon decoder
    Lee, DH
    Kim, JT
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 82 - 86
  • [34] A high-speed low-complexity Reed-Solomon decoder for optical communications
    Lee, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (08): : 461 - 465
  • [35] A new scalable VLSI architecture for Reed-Solomon decoders
    Wilhelm, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) : 388 - 396
  • [36] A Low Complexity VLSI Architecture for Reed-Solomon Decoder
    Khalesi, Hasan
    Nabavi, A.
    Bornoosh, B.
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1551 - 1554
  • [37] RECFEC: A reconfigurable FEC processor for viterbi, turbo, reed-solomon and LDPC coding
    Niktash, Afshin
    Parizi, Hooman T.
    Kamalizad, Amir H.
    Bagherzadeh, Nader
    WCNC 2008: IEEE WIRELESS COMMUNICATIONS & NETWORKING CONFERENCE, VOLS 1-7, 2008, : 605 - +
  • [38] Repairing Reed-Solomon Codes With Two Erasures
    Dau, Hoang
    Duursma, Iwan
    Kiah, Han Mao
    Milenkovic, Olgica
    2017 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2017, : 351 - 355
  • [39] Reed-Solomon Coded Probabilistic Constellation Shaping for Molecular Communications
    Tang Y.
    Ji F.
    Wang Q.
    Wen M.
    Chae C.-B.
    Yang L.-L.
    IEEE Communications Letters, 2024, 28 (02) : 258 - 262
  • [40] FAST PARALLEL ALGORITHMS FOR DECODING REED-SOLOMON CODES BASED ON REMAINDER POLYNOMIALS
    DABIRI, D
    BLAKE, IF
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1995, 41 (04) : 873 - 885